1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
6 * samsung - Common hr-timer support (s3c and s5p)
9 #include <linux/interrupt.h>
10 #include <linux/irq.h>
11 #include <linux/err.h>
12 #include <linux/clk.h>
13 #include <linux/clockchips.h>
14 #include <linux/list.h>
15 #include <linux/module.h>
17 #include <linux/of_address.h>
18 #include <linux/of_irq.h>
19 #include <linux/platform_device.h>
20 #include <linux/slab.h>
21 #include <linux/sched_clock.h>
23 #include <clocksource/samsung_pwm.h>
30 #define REG_TCFG0 0x00
31 #define REG_TCFG1 0x04
33 #define REG_TINT_CSTAT 0x44
35 #define REG_TCNTB(chan) (0x0c + 12 * (chan))
36 #define REG_TCMPB(chan) (0x10 + 12 * (chan))
38 #define TCFG0_PRESCALER_MASK 0xff
39 #define TCFG0_PRESCALER1_SHIFT 8
41 #define TCFG1_SHIFT(x) ((x) * 4)
42 #define TCFG1_MUX_MASK 0xf
45 * Each channel occupies 4 bits in TCON register, but there is a gap of 4
46 * bits (one channel) after channel 0, so channels have different numbering
47 * when accessing TCON register.
49 * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
50 * in its set of bits is 2 as opposed to 3 for other channels.
52 #define TCON_START(chan) (1 << (4 * (chan) + 0))
53 #define TCON_MANUALUPDATE(chan) (1 << (4 * (chan) + 1))
54 #define TCON_INVERT(chan) (1 << (4 * (chan) + 2))
55 #define _TCON_AUTORELOAD(chan) (1 << (4 * (chan) + 3))
56 #define _TCON_AUTORELOAD4(chan) (1 << (4 * (chan) + 2))
57 #define TCON_AUTORELOAD(chan) \
58 ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
60 DEFINE_SPINLOCK(samsung_pwm_lock
);
61 EXPORT_SYMBOL(samsung_pwm_lock
);
63 struct samsung_pwm_clocksource
{
65 void __iomem
*source_reg
;
66 unsigned int irq
[SAMSUNG_PWM_NUM
];
67 struct samsung_pwm_variant variant
;
71 unsigned int event_id
;
72 unsigned int source_id
;
73 unsigned int tcnt_max
;
74 unsigned int tscaler_div
;
77 unsigned long clock_count_per_tick
;
80 static struct samsung_pwm_clocksource pwm
;
82 static void samsung_timer_set_prescale(unsigned int channel
, u16 prescale
)
89 shift
= TCFG0_PRESCALER1_SHIFT
;
91 spin_lock_irqsave(&samsung_pwm_lock
, flags
);
93 reg
= readl(pwm
.base
+ REG_TCFG0
);
94 reg
&= ~(TCFG0_PRESCALER_MASK
<< shift
);
95 reg
|= (prescale
- 1) << shift
;
96 writel(reg
, pwm
.base
+ REG_TCFG0
);
98 spin_unlock_irqrestore(&samsung_pwm_lock
, flags
);
101 static void samsung_timer_set_divisor(unsigned int channel
, u8 divisor
)
103 u8 shift
= TCFG1_SHIFT(channel
);
108 bits
= (fls(divisor
) - 1) - pwm
.variant
.div_base
;
110 spin_lock_irqsave(&samsung_pwm_lock
, flags
);
112 reg
= readl(pwm
.base
+ REG_TCFG1
);
113 reg
&= ~(TCFG1_MUX_MASK
<< shift
);
114 reg
|= bits
<< shift
;
115 writel(reg
, pwm
.base
+ REG_TCFG1
);
117 spin_unlock_irqrestore(&samsung_pwm_lock
, flags
);
120 static void samsung_time_stop(unsigned int channel
)
128 spin_lock_irqsave(&samsung_pwm_lock
, flags
);
130 tcon
= readl_relaxed(pwm
.base
+ REG_TCON
);
131 tcon
&= ~TCON_START(channel
);
132 writel_relaxed(tcon
, pwm
.base
+ REG_TCON
);
134 spin_unlock_irqrestore(&samsung_pwm_lock
, flags
);
137 static void samsung_time_setup(unsigned int channel
, unsigned long tcnt
)
141 unsigned int tcon_chan
= channel
;
146 spin_lock_irqsave(&samsung_pwm_lock
, flags
);
148 tcon
= readl_relaxed(pwm
.base
+ REG_TCON
);
150 tcon
&= ~(TCON_START(tcon_chan
) | TCON_AUTORELOAD(tcon_chan
));
151 tcon
|= TCON_MANUALUPDATE(tcon_chan
);
153 writel_relaxed(tcnt
, pwm
.base
+ REG_TCNTB(channel
));
154 writel_relaxed(tcnt
, pwm
.base
+ REG_TCMPB(channel
));
155 writel_relaxed(tcon
, pwm
.base
+ REG_TCON
);
157 spin_unlock_irqrestore(&samsung_pwm_lock
, flags
);
160 static void samsung_time_start(unsigned int channel
, bool periodic
)
168 spin_lock_irqsave(&samsung_pwm_lock
, flags
);
170 tcon
= readl_relaxed(pwm
.base
+ REG_TCON
);
172 tcon
&= ~TCON_MANUALUPDATE(channel
);
173 tcon
|= TCON_START(channel
);
176 tcon
|= TCON_AUTORELOAD(channel
);
178 tcon
&= ~TCON_AUTORELOAD(channel
);
180 writel_relaxed(tcon
, pwm
.base
+ REG_TCON
);
182 spin_unlock_irqrestore(&samsung_pwm_lock
, flags
);
185 static int samsung_set_next_event(unsigned long cycles
,
186 struct clock_event_device
*evt
)
189 * This check is needed to account for internal rounding
190 * errors inside clockevents core, which might result in
191 * passing cycles = 0, which in turn would not generate any
192 * timer interrupt and hang the system.
194 * Another solution would be to set up the clockevent device
195 * with min_delta = 2, but this would unnecessarily increase
196 * the minimum sleep period.
201 samsung_time_setup(pwm
.event_id
, cycles
);
202 samsung_time_start(pwm
.event_id
, false);
207 static int samsung_shutdown(struct clock_event_device
*evt
)
209 samsung_time_stop(pwm
.event_id
);
213 static int samsung_set_periodic(struct clock_event_device
*evt
)
215 samsung_time_stop(pwm
.event_id
);
216 samsung_time_setup(pwm
.event_id
, pwm
.clock_count_per_tick
- 1);
217 samsung_time_start(pwm
.event_id
, true);
221 static void samsung_clockevent_resume(struct clock_event_device
*cev
)
223 samsung_timer_set_prescale(pwm
.event_id
, pwm
.tscaler_div
);
224 samsung_timer_set_divisor(pwm
.event_id
, pwm
.tdiv
);
226 if (pwm
.variant
.has_tint_cstat
) {
227 u32 mask
= (1 << pwm
.event_id
);
228 writel(mask
| (mask
<< 5), pwm
.base
+ REG_TINT_CSTAT
);
232 static struct clock_event_device time_event_device
= {
233 .name
= "samsung_event_timer",
234 .features
= CLOCK_EVT_FEAT_PERIODIC
|
235 CLOCK_EVT_FEAT_ONESHOT
,
237 .set_next_event
= samsung_set_next_event
,
238 .set_state_shutdown
= samsung_shutdown
,
239 .set_state_periodic
= samsung_set_periodic
,
240 .set_state_oneshot
= samsung_shutdown
,
241 .tick_resume
= samsung_shutdown
,
242 .resume
= samsung_clockevent_resume
,
245 static irqreturn_t
samsung_clock_event_isr(int irq
, void *dev_id
)
247 struct clock_event_device
*evt
= dev_id
;
249 if (pwm
.variant
.has_tint_cstat
) {
250 u32 mask
= (1 << pwm
.event_id
);
251 writel(mask
| (mask
<< 5), pwm
.base
+ REG_TINT_CSTAT
);
254 evt
->event_handler(evt
);
259 static void __init
samsung_clockevent_init(void)
262 unsigned long clock_rate
;
263 unsigned int irq_number
;
265 pclk
= clk_get_rate(pwm
.timerclk
);
267 samsung_timer_set_prescale(pwm
.event_id
, pwm
.tscaler_div
);
268 samsung_timer_set_divisor(pwm
.event_id
, pwm
.tdiv
);
270 clock_rate
= pclk
/ (pwm
.tscaler_div
* pwm
.tdiv
);
271 pwm
.clock_count_per_tick
= clock_rate
/ HZ
;
273 time_event_device
.cpumask
= cpumask_of(0);
274 clockevents_config_and_register(&time_event_device
,
275 clock_rate
, 1, pwm
.tcnt_max
);
277 irq_number
= pwm
.irq
[pwm
.event_id
];
278 if (request_irq(irq_number
, samsung_clock_event_isr
,
279 IRQF_TIMER
| IRQF_IRQPOLL
, "samsung_time_irq",
281 pr_err("%s: request_irq() failed\n", "samsung_time_irq");
283 if (pwm
.variant
.has_tint_cstat
) {
284 u32 mask
= (1 << pwm
.event_id
);
285 writel(mask
| (mask
<< 5), pwm
.base
+ REG_TINT_CSTAT
);
289 static void samsung_clocksource_suspend(struct clocksource
*cs
)
291 samsung_time_stop(pwm
.source_id
);
294 static void samsung_clocksource_resume(struct clocksource
*cs
)
296 samsung_timer_set_prescale(pwm
.source_id
, pwm
.tscaler_div
);
297 samsung_timer_set_divisor(pwm
.source_id
, pwm
.tdiv
);
299 samsung_time_setup(pwm
.source_id
, pwm
.tcnt_max
);
300 samsung_time_start(pwm
.source_id
, true);
303 static u64 notrace
samsung_clocksource_read(struct clocksource
*c
)
305 return ~readl_relaxed(pwm
.source_reg
);
308 static struct clocksource samsung_clocksource
= {
309 .name
= "samsung_clocksource_timer",
311 .read
= samsung_clocksource_read
,
312 .suspend
= samsung_clocksource_suspend
,
313 .resume
= samsung_clocksource_resume
,
314 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
318 * Override the global weak sched_clock symbol with this
319 * local implementation which uses the clocksource to get some
320 * better resolution when scheduling the kernel. We accept that
321 * this wraps around for now, since it is just a relative time
322 * stamp. (Inspired by U300 implementation.)
324 static u64 notrace
samsung_read_sched_clock(void)
326 return samsung_clocksource_read(NULL
);
329 static int __init
samsung_clocksource_init(void)
332 unsigned long clock_rate
;
334 pclk
= clk_get_rate(pwm
.timerclk
);
336 samsung_timer_set_prescale(pwm
.source_id
, pwm
.tscaler_div
);
337 samsung_timer_set_divisor(pwm
.source_id
, pwm
.tdiv
);
339 clock_rate
= pclk
/ (pwm
.tscaler_div
* pwm
.tdiv
);
341 samsung_time_setup(pwm
.source_id
, pwm
.tcnt_max
);
342 samsung_time_start(pwm
.source_id
, true);
344 if (pwm
.source_id
== 4)
345 pwm
.source_reg
= pwm
.base
+ 0x40;
347 pwm
.source_reg
= pwm
.base
+ pwm
.source_id
* 0x0c + 0x14;
349 sched_clock_register(samsung_read_sched_clock
,
350 pwm
.variant
.bits
, clock_rate
);
352 samsung_clocksource
.mask
= CLOCKSOURCE_MASK(pwm
.variant
.bits
);
353 return clocksource_register_hz(&samsung_clocksource
, clock_rate
);
356 static void __init
samsung_timer_resources(void)
358 clk_prepare_enable(pwm
.timerclk
);
360 pwm
.tcnt_max
= (1UL << pwm
.variant
.bits
) - 1;
361 if (pwm
.variant
.bits
== 16) {
362 pwm
.tscaler_div
= 25;
373 static int __init
_samsung_pwm_clocksource_init(void)
378 mask
= ~pwm
.variant
.output_mask
& ((1 << SAMSUNG_PWM_NUM
) - 1);
379 channel
= fls(mask
) - 1;
381 pr_crit("failed to find PWM channel for clocksource\n");
384 pwm
.source_id
= channel
;
386 mask
&= ~(1 << channel
);
387 channel
= fls(mask
) - 1;
389 pr_crit("failed to find PWM channel for clock event\n");
392 pwm
.event_id
= channel
;
394 samsung_timer_resources();
395 samsung_clockevent_init();
397 return samsung_clocksource_init();
400 void __init
samsung_pwm_clocksource_init(void __iomem
*base
,
401 unsigned int *irqs
, struct samsung_pwm_variant
*variant
)
404 memcpy(&pwm
.variant
, variant
, sizeof(pwm
.variant
));
405 memcpy(pwm
.irq
, irqs
, SAMSUNG_PWM_NUM
* sizeof(*irqs
));
407 pwm
.timerclk
= clk_get(NULL
, "timers");
408 if (IS_ERR(pwm
.timerclk
))
409 panic("failed to get timers clock for timer");
411 _samsung_pwm_clocksource_init();
414 #ifdef CONFIG_TIMER_OF
415 static int __init
samsung_pwm_alloc(struct device_node
*np
,
416 const struct samsung_pwm_variant
*variant
)
418 struct property
*prop
;
423 memcpy(&pwm
.variant
, variant
, sizeof(pwm
.variant
));
424 for (i
= 0; i
< SAMSUNG_PWM_NUM
; ++i
)
425 pwm
.irq
[i
] = irq_of_parse_and_map(np
, i
);
427 of_property_for_each_u32(np
, "samsung,pwm-outputs", prop
, cur
, val
) {
428 if (val
>= SAMSUNG_PWM_NUM
) {
429 pr_warn("%s: invalid channel index in samsung,pwm-outputs property\n", __func__
);
432 pwm
.variant
.output_mask
|= 1 << val
;
435 pwm
.base
= of_iomap(np
, 0);
437 pr_err("%s: failed to map PWM registers\n", __func__
);
441 pwm
.timerclk
= of_clk_get_by_name(np
, "timers");
442 if (IS_ERR(pwm
.timerclk
)) {
443 pr_crit("failed to get timers clock for timer\n");
444 return PTR_ERR(pwm
.timerclk
);
447 return _samsung_pwm_clocksource_init();
450 static const struct samsung_pwm_variant s3c24xx_variant
= {
453 .has_tint_cstat
= false,
454 .tclk_mask
= (1 << 4),
457 static int __init
s3c2410_pwm_clocksource_init(struct device_node
*np
)
459 return samsung_pwm_alloc(np
, &s3c24xx_variant
);
461 TIMER_OF_DECLARE(s3c2410_pwm
, "samsung,s3c2410-pwm", s3c2410_pwm_clocksource_init
);
463 static const struct samsung_pwm_variant s3c64xx_variant
= {
466 .has_tint_cstat
= true,
467 .tclk_mask
= (1 << 7) | (1 << 6) | (1 << 5),
470 static int __init
s3c64xx_pwm_clocksource_init(struct device_node
*np
)
472 return samsung_pwm_alloc(np
, &s3c64xx_variant
);
474 TIMER_OF_DECLARE(s3c6400_pwm
, "samsung,s3c6400-pwm", s3c64xx_pwm_clocksource_init
);
476 static const struct samsung_pwm_variant s5p64x0_variant
= {
479 .has_tint_cstat
= true,
483 static int __init
s5p64x0_pwm_clocksource_init(struct device_node
*np
)
485 return samsung_pwm_alloc(np
, &s5p64x0_variant
);
487 TIMER_OF_DECLARE(s5p6440_pwm
, "samsung,s5p6440-pwm", s5p64x0_pwm_clocksource_init
);
489 static const struct samsung_pwm_variant s5p_variant
= {
492 .has_tint_cstat
= true,
493 .tclk_mask
= (1 << 5),
496 static int __init
s5p_pwm_clocksource_init(struct device_node
*np
)
498 return samsung_pwm_alloc(np
, &s5p_variant
);
500 TIMER_OF_DECLARE(s5pc100_pwm
, "samsung,s5pc100-pwm", s5p_pwm_clocksource_init
);