1 #include <linux/init.h>
4 /* PCI interrupt pins */
10 /* This table is filled in by interrogating the PIIX4 chip */
11 static char pci_irq
[5] = {
14 static char irq_tab
[][5] __initdata
= {
15 /* INTA INTB INTC INTD */
16 {0, 0, 0, 0, 0 }, /* 0: GT64120 PCI bridge */
17 {0, 0, 0, 0, 0 }, /* 1: Unused */
18 {0, 0, 0, 0, 0 }, /* 2: Unused */
19 {0, 0, 0, 0, 0 }, /* 3: Unused */
20 {0, 0, 0, 0, 0 }, /* 4: Unused */
21 {0, 0, 0, 0, 0 }, /* 5: Unused */
22 {0, 0, 0, 0, 0 }, /* 6: Unused */
23 {0, 0, 0, 0, 0 }, /* 7: Unused */
24 {0, 0, 0, 0, 0 }, /* 8: Unused */
25 {0, 0, 0, 0, 0 }, /* 9: Unused */
26 {0, 0, 0, 0, PCID
}, /* 10: PIIX4 USB */
27 {0, PCIB
, 0, 0, 0 }, /* 11: AMD 79C973 Ethernet */
28 {0, PCIC
, 0, 0, 0 }, /* 12: Crystal 4281 Sound */
29 {0, 0, 0, 0, 0 }, /* 13: Unused */
30 {0, 0, 0, 0, 0 }, /* 14: Unused */
31 {0, 0, 0, 0, 0 }, /* 15: Unused */
32 {0, 0, 0, 0, 0 }, /* 16: Unused */
33 {0, 0, 0, 0, 0 }, /* 17: Bonito/SOC-it PCI Bridge*/
34 {0, PCIA
, PCIB
, PCIC
, PCID
}, /* 18: PCI Slot 1 */
35 {0, PCIB
, PCIC
, PCID
, PCIA
}, /* 19: PCI Slot 2 */
36 {0, PCIC
, PCID
, PCIA
, PCIB
}, /* 20: PCI Slot 3 */
37 {0, PCID
, PCIA
, PCIB
, PCIC
} /* 21: PCI Slot 4 */
40 int __init
pcibios_map_irq(const struct pci_dev
*dev
, u8 slot
, u8 pin
)
43 virq
= irq_tab
[slot
][pin
];
47 /* Do platform specific device initialization at pci_enable_device() time */
48 int pcibios_plat_dev_init(struct pci_dev
*dev
)
53 static void malta_piix_func0_fixup(struct pci_dev
*pdev
)
55 unsigned char reg_val
;
56 static int piixirqmap
[16] = { /* PIIX PIRQC[A:D] irq mappings */
64 /* Interrogate PIIX4 to get PCI IRQ mapping */
65 for (i
= 0; i
<= 3; i
++) {
66 pci_read_config_byte(pdev
, 0x60+i
, ®_val
);
68 pci_irq
[PCIA
+i
] = 0; /* Disabled */
70 pci_irq
[PCIA
+i
] = piixirqmap
[reg_val
& 15];
73 /* Done by YAMON 2.00 onwards */
74 if (PCI_SLOT(pdev
->devfn
) == 10) {
76 * Set top of main memory accessible by ISA or DMA
79 pci_read_config_byte(pdev
, 0x69, ®_val
);
80 pci_write_config_byte(pdev
, 0x69, reg_val
| 0xf0);
84 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_0
,
85 malta_piix_func0_fixup
);
87 static void malta_piix_func1_fixup(struct pci_dev
*pdev
)
89 unsigned char reg_val
;
91 /* Done by YAMON 2.02 onwards */
92 if (PCI_SLOT(pdev
->devfn
) == 10) {
96 pci_read_config_byte(pdev
, 0x41, ®_val
);
97 pci_write_config_byte(pdev
, 0x41, reg_val
|0x80);
98 pci_read_config_byte(pdev
, 0x43, ®_val
);
99 pci_write_config_byte(pdev
, 0x43, reg_val
|0x80);
103 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB
,
104 malta_piix_func1_fixup
);
106 /* Enable PCI 2.1 compatibility in PIIX4 */
107 static void quirk_dlcsetup(struct pci_dev
*dev
)
111 (void) pci_read_config_byte(dev
, 0x82, &odlc
);
112 /* Enable passive releases and delayed transaction */
114 (void) pci_write_config_byte(dev
, 0x82, ndlc
);
117 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_0
,