2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 #include <linux/types.h>
36 #include <linux/pci.h>
37 #include <linux/kernel.h>
38 #include <linux/init.h>
39 #include <linux/msi.h>
41 #include <linux/irq.h>
42 #include <linux/irqdesc.h>
43 #include <linux/console.h>
44 #include <linux/pci_regs.h>
48 #include <asm/netlogic/interrupt.h>
49 #include <asm/netlogic/haldefs.h>
50 #include <asm/netlogic/common.h>
52 #include <asm/netlogic/xlr/msidef.h>
53 #include <asm/netlogic/xlr/iomap.h>
54 #include <asm/netlogic/xlr/pic.h>
55 #include <asm/netlogic/xlr/xlr.h>
57 static void *pci_config_base
;
59 #define pci_cfg_addr(bus, devfn, off) (((bus) << 16) | ((devfn) << 8) | (off))
62 static inline u32
pci_cfg_read_32bit(struct pci_bus
*bus
, unsigned int devfn
,
68 cfgaddr
= (u32
*)(pci_config_base
+
69 pci_cfg_addr(bus
->number
, devfn
, where
& ~3));
71 return cpu_to_le32(data
);
74 static inline void pci_cfg_write_32bit(struct pci_bus
*bus
, unsigned int devfn
,
79 cfgaddr
= (u32
*)(pci_config_base
+
80 pci_cfg_addr(bus
->number
, devfn
, where
& ~3));
81 *cfgaddr
= cpu_to_le32(data
);
84 static int nlm_pcibios_read(struct pci_bus
*bus
, unsigned int devfn
,
85 int where
, int size
, u32
*val
)
89 if ((size
== 2) && (where
& 1))
90 return PCIBIOS_BAD_REGISTER_NUMBER
;
91 else if ((size
== 4) && (where
& 3))
92 return PCIBIOS_BAD_REGISTER_NUMBER
;
94 data
= pci_cfg_read_32bit(bus
, devfn
, where
);
97 *val
= (data
>> ((where
& 3) << 3)) & 0xff;
99 *val
= (data
>> ((where
& 3) << 3)) & 0xffff;
103 return PCIBIOS_SUCCESSFUL
;
107 static int nlm_pcibios_write(struct pci_bus
*bus
, unsigned int devfn
,
108 int where
, int size
, u32 val
)
112 if ((size
== 2) && (where
& 1))
113 return PCIBIOS_BAD_REGISTER_NUMBER
;
114 else if ((size
== 4) && (where
& 3))
115 return PCIBIOS_BAD_REGISTER_NUMBER
;
117 data
= pci_cfg_read_32bit(bus
, devfn
, where
);
120 data
= (data
& ~(0xff << ((where
& 3) << 3))) |
121 (val
<< ((where
& 3) << 3));
123 data
= (data
& ~(0xffff << ((where
& 3) << 3))) |
124 (val
<< ((where
& 3) << 3));
128 pci_cfg_write_32bit(bus
, devfn
, where
, data
);
130 return PCIBIOS_SUCCESSFUL
;
133 struct pci_ops nlm_pci_ops
= {
134 .read
= nlm_pcibios_read
,
135 .write
= nlm_pcibios_write
138 static struct resource nlm_pci_mem_resource
= {
139 .name
= "XLR PCI MEM",
140 .start
= 0xd0000000UL
, /* 256MB PCI mem @ 0xd000_0000 */
142 .flags
= IORESOURCE_MEM
,
145 static struct resource nlm_pci_io_resource
= {
146 .name
= "XLR IO MEM",
147 .start
= 0x10000000UL
, /* 16MB PCI IO @ 0x1000_0000 */
149 .flags
= IORESOURCE_IO
,
152 struct pci_controller nlm_pci_controller
= {
154 .pci_ops
= &nlm_pci_ops
,
155 .mem_resource
= &nlm_pci_mem_resource
,
156 .mem_offset
= 0x00000000UL
,
157 .io_resource
= &nlm_pci_io_resource
,
158 .io_offset
= 0x00000000UL
,
162 * The top level PCIe links on the XLS PCIe controller appear as
163 * bridges. Given a device, this function finds which link it is
166 static struct pci_dev
*xls_get_pcie_link(const struct pci_dev
*dev
)
168 struct pci_bus
*bus
, *p
;
170 /* Find the bridge on bus 0 */
172 for (p
= bus
->parent
; p
&& p
->number
!= 0; p
= p
->parent
)
175 return p
? bus
->self
: NULL
;
178 static int nlm_pci_link_to_irq(int link
)
182 return PIC_PCIE_LINK0_IRQ
;
184 return PIC_PCIE_LINK1_IRQ
;
186 if (nlm_chip_is_xls_b())
187 return PIC_PCIE_XLSB0_LINK2_IRQ
;
189 return PIC_PCIE_LINK2_IRQ
;
191 if (nlm_chip_is_xls_b())
192 return PIC_PCIE_XLSB0_LINK3_IRQ
;
194 return PIC_PCIE_LINK3_IRQ
;
196 WARN(1, "Unexpected link %d\n", link
);
200 static int get_irq_vector(const struct pci_dev
*dev
)
205 if (!nlm_chip_is_xls())
206 return PIC_PCIX_IRQ
; /* for XLR just one IRQ */
208 lnk
= xls_get_pcie_link(dev
);
212 link
= PCI_SLOT(lnk
->devfn
);
213 return nlm_pci_link_to_irq(link
);
216 #ifdef CONFIG_PCI_MSI
217 void destroy_irq(unsigned int irq
)
219 /* nothing to do yet */
222 void arch_teardown_msi_irq(unsigned int irq
)
227 int arch_setup_msi_irq(struct pci_dev
*dev
, struct msi_desc
*desc
)
234 /* MSI not supported on XLR */
235 if (!nlm_chip_is_xls())
239 * Enable MSI on the XLS PCIe controller bridge which was disabled
240 * at enumeration, the bridge MSI capability is at 0x50
242 lnk
= xls_get_pcie_link(dev
);
246 pci_read_config_word(lnk
, 0x50 + PCI_MSI_FLAGS
, &val
);
247 if ((val
& PCI_MSI_FLAGS_ENABLE
) == 0) {
248 val
|= PCI_MSI_FLAGS_ENABLE
;
249 pci_write_config_word(lnk
, 0x50 + PCI_MSI_FLAGS
, val
);
252 irq
= get_irq_vector(dev
);
256 msg
.address_hi
= MSI_ADDR_BASE_HI
;
257 msg
.address_lo
= MSI_ADDR_BASE_LO
|
258 MSI_ADDR_DEST_MODE_PHYSICAL
|
259 MSI_ADDR_REDIRECTION_CPU
;
261 msg
.data
= MSI_DATA_TRIGGER_EDGE
|
262 MSI_DATA_LEVEL_ASSERT
|
263 MSI_DATA_DELIVERY_FIXED
;
265 ret
= irq_set_msi_desc(irq
, desc
);
271 write_msi_msg(irq
, &msg
);
276 /* Extra ACK needed for XLR on chip PCI controller */
277 static void xlr_pci_ack(struct irq_data
*d
)
279 uint64_t pcibase
= nlm_mmio_base(NETLOGIC_IO_PCIX_OFFSET
);
281 nlm_read_reg(pcibase
, (0x140 >> 2));
284 /* Extra ACK needed for XLS on chip PCIe controller */
285 static void xls_pcie_ack(struct irq_data
*d
)
287 uint64_t pciebase_le
= nlm_mmio_base(NETLOGIC_IO_PCIE_1_OFFSET
);
290 case PIC_PCIE_LINK0_IRQ
:
291 nlm_write_reg(pciebase_le
, (0x90 >> 2), 0xffffffff);
293 case PIC_PCIE_LINK1_IRQ
:
294 nlm_write_reg(pciebase_le
, (0x94 >> 2), 0xffffffff);
296 case PIC_PCIE_LINK2_IRQ
:
297 nlm_write_reg(pciebase_le
, (0x190 >> 2), 0xffffffff);
299 case PIC_PCIE_LINK3_IRQ
:
300 nlm_write_reg(pciebase_le
, (0x194 >> 2), 0xffffffff);
305 /* For XLS B silicon, the 3,4 PCI interrupts are different */
306 static void xls_pcie_ack_b(struct irq_data
*d
)
308 uint64_t pciebase_le
= nlm_mmio_base(NETLOGIC_IO_PCIE_1_OFFSET
);
311 case PIC_PCIE_LINK0_IRQ
:
312 nlm_write_reg(pciebase_le
, (0x90 >> 2), 0xffffffff);
314 case PIC_PCIE_LINK1_IRQ
:
315 nlm_write_reg(pciebase_le
, (0x94 >> 2), 0xffffffff);
317 case PIC_PCIE_XLSB0_LINK2_IRQ
:
318 nlm_write_reg(pciebase_le
, (0x190 >> 2), 0xffffffff);
320 case PIC_PCIE_XLSB0_LINK3_IRQ
:
321 nlm_write_reg(pciebase_le
, (0x194 >> 2), 0xffffffff);
326 int __init
pcibios_map_irq(const struct pci_dev
*dev
, u8 slot
, u8 pin
)
328 return get_irq_vector(dev
);
331 /* Do platform specific device initialization at pci_enable_device() time */
332 int pcibios_plat_dev_init(struct pci_dev
*dev
)
337 static int __init
pcibios_init(void)
339 void (*extra_ack
)(struct irq_data
*);
342 /* PSB assigns PCI resources */
343 pci_set_flags(PCI_PROBE_ONLY
);
344 pci_config_base
= ioremap(DEFAULT_PCI_CONFIG_BASE
, 16 << 20);
346 /* Extend IO port for memory mapped io */
347 ioport_resource
.start
= 0;
348 ioport_resource
.end
= ~0;
350 set_io_port_base(CKSEG1
);
351 nlm_pci_controller
.io_map_base
= CKSEG1
;
353 pr_info("Registering XLR/XLS PCIX/PCIE Controller.\n");
354 register_pci_controller(&nlm_pci_controller
);
357 * For PCI interrupts, we need to ack the PCI controller too, overload
358 * irq handler data to do this
360 if (!nlm_chip_is_xls()) {
361 /* XLR PCI controller ACK */
362 nlm_set_pic_extra_ack(0, PIC_PCIX_IRQ
, xlr_pci_ack
);
364 if (nlm_chip_is_xls_b())
365 extra_ack
= xls_pcie_ack_b
;
367 extra_ack
= xls_pcie_ack
;
368 for (link
= 0; link
< 4; link
++) {
369 irq
= nlm_pci_link_to_irq(link
);
370 nlm_set_pic_extra_ack(0, irq
, extra_ack
);
376 arch_initcall(pcibios_init
);