2 * arch/arm/mach-vexpress/dcscb.c - Dual Cluster System Configuration Block
4 * Created by: Nicolas Pitre, May 2012
5 * Copyright: (C) 2012-2013 Linaro Limited
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 #include <linux/init.h>
13 #include <linux/kernel.h>
15 #include <linux/spinlock.h>
16 #include <linux/errno.h>
17 #include <linux/of_address.h>
18 #include <linux/vexpress.h>
19 #include <linux/arm-cci.h>
22 #include <asm/proc-fns.h>
23 #include <asm/cacheflush.h>
24 #include <asm/cputype.h>
30 #define SYS_SWRESET 0x8
32 #define RST_STAT1 0x10
33 #define EAG_CFG_R 0x20
34 #define EAG_CFG_W 0x24
35 #define KFC_CFG_R 0x28
36 #define KFC_CFG_W 0x2c
37 #define DCS_CFG_R 0x30
40 * We can't use regular spinlocks. In the switcher case, it is possible
41 * for an outbound CPU to call power_down() while its inbound counterpart
42 * is already live using the same logical CPU number which trips lockdep
45 static arch_spinlock_t dcscb_lock
= __ARCH_SPIN_LOCK_UNLOCKED
;
47 static void __iomem
*dcscb_base
;
48 static int dcscb_use_count
[4][2];
49 static int dcscb_allcpus_mask
[2];
51 static int dcscb_power_up(unsigned int cpu
, unsigned int cluster
)
53 unsigned int rst_hold
, cpumask
= (1 << cpu
);
54 unsigned int all_mask
;
56 pr_debug("%s: cpu %u cluster %u\n", __func__
, cpu
, cluster
);
57 if (cpu
>= 4 || cluster
>= 2)
60 all_mask
= dcscb_allcpus_mask
[cluster
];
63 * Since this is called with IRQs enabled, and no arch_spin_lock_irq
64 * variant exists, we need to disable IRQs manually here.
67 arch_spin_lock(&dcscb_lock
);
69 dcscb_use_count
[cpu
][cluster
]++;
70 if (dcscb_use_count
[cpu
][cluster
] == 1) {
71 rst_hold
= readl_relaxed(dcscb_base
+ RST_HOLD0
+ cluster
* 4);
72 if (rst_hold
& (1 << 8)) {
73 /* remove cluster reset and add individual CPU's reset */
74 rst_hold
&= ~(1 << 8);
77 rst_hold
&= ~(cpumask
| (cpumask
<< 4));
78 writel_relaxed(rst_hold
, dcscb_base
+ RST_HOLD0
+ cluster
* 4);
79 } else if (dcscb_use_count
[cpu
][cluster
] != 2) {
81 * The only possible values are:
84 * 2 = CPU requested to be up before it had a chance
85 * to actually make itself down.
86 * Any other value is a bug.
91 arch_spin_unlock(&dcscb_lock
);
97 static void dcscb_power_down(void)
99 unsigned int mpidr
, cpu
, cluster
, rst_hold
, cpumask
, all_mask
;
100 bool last_man
= false, skip_wfi
= false;
102 mpidr
= read_cpuid_mpidr();
103 cpu
= MPIDR_AFFINITY_LEVEL(mpidr
, 0);
104 cluster
= MPIDR_AFFINITY_LEVEL(mpidr
, 1);
105 cpumask
= (1 << cpu
);
107 pr_debug("%s: cpu %u cluster %u\n", __func__
, cpu
, cluster
);
108 BUG_ON(cpu
>= 4 || cluster
>= 2);
110 all_mask
= dcscb_allcpus_mask
[cluster
];
112 __mcpm_cpu_going_down(cpu
, cluster
);
114 arch_spin_lock(&dcscb_lock
);
115 BUG_ON(__mcpm_cluster_state(cluster
) != CLUSTER_UP
);
116 dcscb_use_count
[cpu
][cluster
]--;
117 if (dcscb_use_count
[cpu
][cluster
] == 0) {
118 rst_hold
= readl_relaxed(dcscb_base
+ RST_HOLD0
+ cluster
* 4);
120 if (((rst_hold
| (rst_hold
>> 4)) & all_mask
) == all_mask
) {
121 rst_hold
|= (1 << 8);
124 writel_relaxed(rst_hold
, dcscb_base
+ RST_HOLD0
+ cluster
* 4);
125 } else if (dcscb_use_count
[cpu
][cluster
] == 1) {
127 * A power_up request went ahead of us.
128 * Even if we do not want to shut this CPU down,
129 * the caller expects a certain state as if the WFI
130 * was aborted. So let's continue with cache cleaning.
136 if (last_man
&& __mcpm_outbound_enter_critical(cpu
, cluster
)) {
137 arch_spin_unlock(&dcscb_lock
);
139 /* Flush all cache levels for this cluster. */
140 v7_exit_coherency_flush(all
);
143 * A full outer cache flush could be needed at this point
144 * on platforms with such a cache, depending on where the
145 * outer cache sits. In some cases the notion of a "last
146 * cluster standing" would need to be implemented if the
147 * outer cache is shared across clusters. In any case, when
148 * the outer cache needs flushing, there is no concurrent
149 * access to the cache controller to worry about and no
150 * special locking besides what is already provided by the
151 * MCPM state machinery is needed.
155 * Disable cluster-level coherency by masking
156 * incoming snoops and DVM messages:
158 cci_disable_port_by_cpu(mpidr
);
160 __mcpm_outbound_leave_critical(cluster
, CLUSTER_DOWN
);
162 arch_spin_unlock(&dcscb_lock
);
164 /* Disable and flush the local CPU cache. */
165 v7_exit_coherency_flush(louis
);
168 __mcpm_cpu_down(cpu
, cluster
);
170 /* Now we are prepared for power-down, do it: */
175 /* Not dead at this point? Let our caller cope. */
178 static const struct mcpm_platform_ops dcscb_power_ops
= {
179 .power_up
= dcscb_power_up
,
180 .power_down
= dcscb_power_down
,
183 static void __init
dcscb_usage_count_init(void)
185 unsigned int mpidr
, cpu
, cluster
;
187 mpidr
= read_cpuid_mpidr();
188 cpu
= MPIDR_AFFINITY_LEVEL(mpidr
, 0);
189 cluster
= MPIDR_AFFINITY_LEVEL(mpidr
, 1);
191 pr_debug("%s: cpu %u cluster %u\n", __func__
, cpu
, cluster
);
192 BUG_ON(cpu
>= 4 || cluster
>= 2);
193 dcscb_use_count
[cpu
][cluster
] = 1;
196 extern void dcscb_power_up_setup(unsigned int affinity_level
);
198 static int __init
dcscb_init(void)
200 struct device_node
*node
;
207 node
= of_find_compatible_node(NULL
, NULL
, "arm,rtsm,dcscb");
210 dcscb_base
= of_iomap(node
, 0);
212 return -EADDRNOTAVAIL
;
213 cfg
= readl_relaxed(dcscb_base
+ DCS_CFG_R
);
214 dcscb_allcpus_mask
[0] = (1 << (((cfg
>> 16) >> (0 << 2)) & 0xf)) - 1;
215 dcscb_allcpus_mask
[1] = (1 << (((cfg
>> 16) >> (1 << 2)) & 0xf)) - 1;
216 dcscb_usage_count_init();
218 ret
= mcpm_platform_register(&dcscb_power_ops
);
220 ret
= mcpm_sync_init(dcscb_power_up_setup
);
226 pr_info("VExpress DCSCB support installed\n");
229 * Future entries into the kernel can now go
230 * through the cluster entry vectors.
232 vexpress_flags_set(virt_to_phys(mcpm_entry_point
));
237 early_initcall(dcscb_init
);