2 * Copyright 2011-2012 Calxeda, Inc.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
17 #include <linux/kernel.h>
18 #include <linux/slab.h>
19 #include <linux/err.h>
20 #include <linux/clk-provider.h>
23 #include <linux/of_address.h>
25 #define HB_PLL_LOCK_500 0x20000000
26 #define HB_PLL_LOCK 0x10000000
27 #define HB_PLL_DIVF_SHIFT 20
28 #define HB_PLL_DIVF_MASK 0x0ff00000
29 #define HB_PLL_DIVQ_SHIFT 16
30 #define HB_PLL_DIVQ_MASK 0x00070000
31 #define HB_PLL_DIVR_SHIFT 8
32 #define HB_PLL_DIVR_MASK 0x00001f00
33 #define HB_PLL_RANGE_SHIFT 4
34 #define HB_PLL_RANGE_MASK 0x00000070
35 #define HB_PLL_BYPASS 0x00000008
36 #define HB_PLL_RESET 0x00000004
37 #define HB_PLL_EXT_BYPASS 0x00000002
38 #define HB_PLL_EXT_ENA 0x00000001
40 #define HB_PLL_VCO_MIN_FREQ 2133000000
41 #define HB_PLL_MAX_FREQ HB_PLL_VCO_MIN_FREQ
42 #define HB_PLL_MIN_FREQ (HB_PLL_VCO_MIN_FREQ / 64)
44 #define HB_A9_BCLK_DIV_MASK 0x00000006
45 #define HB_A9_BCLK_DIV_SHIFT 1
46 #define HB_A9_PCLK_DIV 0x00000001
53 #define to_hb_clk(p) container_of(p, struct hb_clk, hw)
55 static int clk_pll_prepare(struct clk_hw
*hwclk
)
57 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
60 reg
= readl(hbclk
->reg
);
62 writel(reg
, hbclk
->reg
);
64 while ((readl(hbclk
->reg
) & HB_PLL_LOCK
) == 0)
66 while ((readl(hbclk
->reg
) & HB_PLL_LOCK_500
) == 0)
72 static void clk_pll_unprepare(struct clk_hw
*hwclk
)
74 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
77 reg
= readl(hbclk
->reg
);
79 writel(reg
, hbclk
->reg
);
82 static int clk_pll_enable(struct clk_hw
*hwclk
)
84 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
87 reg
= readl(hbclk
->reg
);
88 reg
|= HB_PLL_EXT_ENA
;
89 writel(reg
, hbclk
->reg
);
94 static void clk_pll_disable(struct clk_hw
*hwclk
)
96 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
99 reg
= readl(hbclk
->reg
);
100 reg
&= ~HB_PLL_EXT_ENA
;
101 writel(reg
, hbclk
->reg
);
104 static unsigned long clk_pll_recalc_rate(struct clk_hw
*hwclk
,
105 unsigned long parent_rate
)
107 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
108 unsigned long divf
, divq
, vco_freq
, reg
;
110 reg
= readl(hbclk
->reg
);
111 if (reg
& HB_PLL_EXT_BYPASS
)
114 divf
= (reg
& HB_PLL_DIVF_MASK
) >> HB_PLL_DIVF_SHIFT
;
115 divq
= (reg
& HB_PLL_DIVQ_MASK
) >> HB_PLL_DIVQ_SHIFT
;
116 vco_freq
= parent_rate
* (divf
+ 1);
118 return vco_freq
/ (1 << divq
);
121 static void clk_pll_calc(unsigned long rate
, unsigned long ref_freq
,
122 u32
*pdivq
, u32
*pdivf
)
125 unsigned long vco_freq
;
127 if (rate
< HB_PLL_MIN_FREQ
)
128 rate
= HB_PLL_MIN_FREQ
;
129 if (rate
> HB_PLL_MAX_FREQ
)
130 rate
= HB_PLL_MAX_FREQ
;
132 for (divq
= 1; divq
<= 6; divq
++) {
133 if ((rate
* (1 << divq
)) >= HB_PLL_VCO_MIN_FREQ
)
137 vco_freq
= rate
* (1 << divq
);
138 divf
= (vco_freq
+ (ref_freq
/ 2)) / ref_freq
;
145 static long clk_pll_round_rate(struct clk_hw
*hwclk
, unsigned long rate
,
146 unsigned long *parent_rate
)
149 unsigned long ref_freq
= *parent_rate
;
151 clk_pll_calc(rate
, ref_freq
, &divq
, &divf
);
153 return (ref_freq
* (divf
+ 1)) / (1 << divq
);
156 static int clk_pll_set_rate(struct clk_hw
*hwclk
, unsigned long rate
,
157 unsigned long parent_rate
)
159 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
163 clk_pll_calc(rate
, parent_rate
, &divq
, &divf
);
165 reg
= readl(hbclk
->reg
);
166 if (divf
!= ((reg
& HB_PLL_DIVF_MASK
) >> HB_PLL_DIVF_SHIFT
)) {
167 /* Need to re-lock PLL, so put it into bypass mode */
168 reg
|= HB_PLL_EXT_BYPASS
;
169 writel(reg
| HB_PLL_EXT_BYPASS
, hbclk
->reg
);
171 writel(reg
| HB_PLL_RESET
, hbclk
->reg
);
172 reg
&= ~(HB_PLL_DIVF_MASK
| HB_PLL_DIVQ_MASK
);
173 reg
|= (divf
<< HB_PLL_DIVF_SHIFT
) | (divq
<< HB_PLL_DIVQ_SHIFT
);
174 writel(reg
| HB_PLL_RESET
, hbclk
->reg
);
175 writel(reg
, hbclk
->reg
);
177 while ((readl(hbclk
->reg
) & HB_PLL_LOCK
) == 0)
179 while ((readl(hbclk
->reg
) & HB_PLL_LOCK_500
) == 0)
181 reg
|= HB_PLL_EXT_ENA
;
182 reg
&= ~HB_PLL_EXT_BYPASS
;
184 writel(reg
| HB_PLL_EXT_BYPASS
, hbclk
->reg
);
185 reg
&= ~HB_PLL_DIVQ_MASK
;
186 reg
|= divq
<< HB_PLL_DIVQ_SHIFT
;
187 writel(reg
| HB_PLL_EXT_BYPASS
, hbclk
->reg
);
189 writel(reg
, hbclk
->reg
);
194 static const struct clk_ops clk_pll_ops
= {
195 .prepare
= clk_pll_prepare
,
196 .unprepare
= clk_pll_unprepare
,
197 .enable
= clk_pll_enable
,
198 .disable
= clk_pll_disable
,
199 .recalc_rate
= clk_pll_recalc_rate
,
200 .round_rate
= clk_pll_round_rate
,
201 .set_rate
= clk_pll_set_rate
,
204 static unsigned long clk_cpu_periphclk_recalc_rate(struct clk_hw
*hwclk
,
205 unsigned long parent_rate
)
207 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
208 u32 div
= (readl(hbclk
->reg
) & HB_A9_PCLK_DIV
) ? 8 : 4;
209 return parent_rate
/ div
;
212 static const struct clk_ops a9periphclk_ops
= {
213 .recalc_rate
= clk_cpu_periphclk_recalc_rate
,
216 static unsigned long clk_cpu_a9bclk_recalc_rate(struct clk_hw
*hwclk
,
217 unsigned long parent_rate
)
219 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
220 u32 div
= (readl(hbclk
->reg
) & HB_A9_BCLK_DIV_MASK
) >> HB_A9_BCLK_DIV_SHIFT
;
222 return parent_rate
/ (div
+ 2);
225 static const struct clk_ops a9bclk_ops
= {
226 .recalc_rate
= clk_cpu_a9bclk_recalc_rate
,
229 static unsigned long clk_periclk_recalc_rate(struct clk_hw
*hwclk
,
230 unsigned long parent_rate
)
232 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
235 div
= readl(hbclk
->reg
) & 0x1f;
239 return parent_rate
/ div
;
242 static long clk_periclk_round_rate(struct clk_hw
*hwclk
, unsigned long rate
,
243 unsigned long *parent_rate
)
247 div
= *parent_rate
/ rate
;
251 return *parent_rate
/ div
;
254 static int clk_periclk_set_rate(struct clk_hw
*hwclk
, unsigned long rate
,
255 unsigned long parent_rate
)
257 struct hb_clk
*hbclk
= to_hb_clk(hwclk
);
260 div
= parent_rate
/ rate
;
264 writel(div
>> 1, hbclk
->reg
);
268 static const struct clk_ops periclk_ops
= {
269 .recalc_rate
= clk_periclk_recalc_rate
,
270 .round_rate
= clk_periclk_round_rate
,
271 .set_rate
= clk_periclk_set_rate
,
274 static __init
struct clk
*hb_clk_init(struct device_node
*node
, const struct clk_ops
*ops
)
278 struct hb_clk
*hb_clk
;
279 const char *clk_name
= node
->name
;
280 const char *parent_name
;
281 struct clk_init_data init
;
282 struct device_node
*srnp
;
285 rc
= of_property_read_u32(node
, "reg", ®
);
289 hb_clk
= kzalloc(sizeof(*hb_clk
), GFP_KERNEL
);
290 if (WARN_ON(!hb_clk
))
293 /* Map system registers */
294 srnp
= of_find_compatible_node(NULL
, NULL
, "calxeda,hb-sregs");
295 hb_clk
->reg
= of_iomap(srnp
, 0);
296 BUG_ON(!hb_clk
->reg
);
299 of_property_read_string(node
, "clock-output-names", &clk_name
);
301 init
.name
= clk_name
;
304 parent_name
= of_clk_get_parent_name(node
, 0);
305 init
.parent_names
= &parent_name
;
306 init
.num_parents
= 1;
308 hb_clk
->hw
.init
= &init
;
310 clk
= clk_register(NULL
, &hb_clk
->hw
);
311 if (WARN_ON(IS_ERR(clk
))) {
315 rc
= of_clk_add_provider(node
, of_clk_src_simple_get
, clk
);
319 static void __init
hb_pll_init(struct device_node
*node
)
321 hb_clk_init(node
, &clk_pll_ops
);
323 CLK_OF_DECLARE(hb_pll
, "calxeda,hb-pll-clock", hb_pll_init
);
325 static void __init
hb_a9periph_init(struct device_node
*node
)
327 hb_clk_init(node
, &a9periphclk_ops
);
329 CLK_OF_DECLARE(hb_a9periph
, "calxeda,hb-a9periph-clock", hb_a9periph_init
);
331 static void __init
hb_a9bus_init(struct device_node
*node
)
333 struct clk
*clk
= hb_clk_init(node
, &a9bclk_ops
);
334 clk_prepare_enable(clk
);
336 CLK_OF_DECLARE(hb_a9bus
, "calxeda,hb-a9bus-clock", hb_a9bus_init
);
338 static void __init
hb_emmc_init(struct device_node
*node
)
340 hb_clk_init(node
, &periclk_ops
);
342 CLK_OF_DECLARE(hb_emmc
, "calxeda,hb-emmc-clock", hb_emmc_init
);