2 * HighPoint RR3xxx/4xxx controller driver for Linux
3 * Copyright (C) 2006-2015 HighPoint Technologies, Inc. All Rights Reserved.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * Please report bugs/comments/suggestions to linux@highpoint-tech.com
16 * For more information, visit http://www.highpoint-tech.com
21 struct hpt_iopmu_itl
{
23 __le32 inbound_msgaddr0
;
24 __le32 inbound_msgaddr1
;
25 __le32 outbound_msgaddr0
;
26 __le32 outbound_msgaddr1
;
27 __le32 inbound_doorbell
;
28 __le32 inbound_intstatus
;
29 __le32 inbound_intmask
;
30 __le32 outbound_doorbell
;
31 __le32 outbound_intstatus
;
32 __le32 outbound_intmask
;
35 __le32 outbound_queue
;
38 #define IOPMU_QUEUE_EMPTY 0xffffffff
39 #define IOPMU_QUEUE_MASK_HOST_BITS 0xf0000000
40 #define IOPMU_QUEUE_ADDR_HOST_BIT 0x80000000
41 #define IOPMU_QUEUE_REQUEST_SIZE_BIT 0x40000000
42 #define IOPMU_QUEUE_REQUEST_RESULT_BIT 0x40000000
44 #define IOPMU_OUTBOUND_INT_MSG0 1
45 #define IOPMU_OUTBOUND_INT_MSG1 2
46 #define IOPMU_OUTBOUND_INT_DOORBELL 4
47 #define IOPMU_OUTBOUND_INT_POSTQUEUE 8
48 #define IOPMU_OUTBOUND_INT_PCI 0x10
50 #define IOPMU_INBOUND_INT_MSG0 1
51 #define IOPMU_INBOUND_INT_MSG1 2
52 #define IOPMU_INBOUND_INT_DOORBELL 4
53 #define IOPMU_INBOUND_INT_ERROR 8
54 #define IOPMU_INBOUND_INT_POSTQUEUE 0x10
56 #define MVIOP_QUEUE_LEN 512
66 __le64 inbound_q
[MVIOP_QUEUE_LEN
];
67 __le64 outbound_q
[MVIOP_QUEUE_LEN
];
70 struct hpt_iopmv_regs
{
71 __le32 reserved
[0x20400 / 4];
72 __le32 inbound_doorbell
;
73 __le32 inbound_intmask
;
74 __le32 outbound_doorbell
;
75 __le32 outbound_intmask
;
79 struct hpt_iopmu_mvfrey
{
80 __le32 reserved0
[(0x4000 - 0) / 4];
82 __le32 inbound_base_high
;
83 __le32 reserved1
[(0x4018 - 0x4008) / 4];
84 __le32 inbound_write_ptr
;
85 __le32 reserved2
[(0x402c - 0x401c) / 4];
86 __le32 inbound_conf_ctl
;
87 __le32 reserved3
[(0x4050 - 0x4030) / 4];
89 __le32 outbound_base_high
;
90 __le32 outbound_shadow_base
;
91 __le32 outbound_shadow_base_high
;
92 __le32 reserved4
[(0x4088 - 0x4060) / 4];
95 __le32 reserved5
[(0x1020c - 0x4090) / 4];
96 __le32 pcie_f0_int_enable
;
97 __le32 reserved6
[(0x10400 - 0x10210) / 4];
98 __le32 f0_to_cpu_msg_a
;
99 __le32 reserved7
[(0x10420 - 0x10404) / 4];
100 __le32 cpu_to_f0_msg_a
;
101 __le32 reserved8
[(0x10480 - 0x10424) / 4];
103 __le32 f0_doorbell_enable
;
106 struct mvfrey_inlist_entry
{
112 struct mvfrey_outlist_entry
{
117 #define MVIOP_MU_QUEUE_ADDR_HOST_MASK (~(0x1full))
118 #define MVIOP_MU_QUEUE_ADDR_HOST_BIT 4
120 #define MVIOP_MU_QUEUE_ADDR_IOP_HIGH32 0xffffffff
121 #define MVIOP_MU_QUEUE_REQUEST_RESULT_BIT 1
122 #define MVIOP_MU_QUEUE_REQUEST_RETURN_CONTEXT 2
124 #define MVIOP_MU_INBOUND_INT_MSG 1
125 #define MVIOP_MU_INBOUND_INT_POSTQUEUE 2
126 #define MVIOP_MU_OUTBOUND_INT_MSG 1
127 #define MVIOP_MU_OUTBOUND_INT_POSTQUEUE 2
129 #define CL_POINTER_TOGGLE 0x00004000
130 #define CPU_TO_F0_DRBL_MSG_BIT 0x02000000
132 enum hpt_iopmu_message
{
133 /* host-to-iop messages */
134 IOPMU_INBOUND_MSG0_NOP
= 0,
135 IOPMU_INBOUND_MSG0_RESET
,
136 IOPMU_INBOUND_MSG0_FLUSH
,
137 IOPMU_INBOUND_MSG0_SHUTDOWN
,
138 IOPMU_INBOUND_MSG0_STOP_BACKGROUND_TASK
,
139 IOPMU_INBOUND_MSG0_START_BACKGROUND_TASK
,
140 IOPMU_INBOUND_MSG0_RESET_COMM
,
141 IOPMU_INBOUND_MSG0_MAX
= 0xff,
142 /* iop-to-host messages */
143 IOPMU_OUTBOUND_MSG0_REGISTER_DEVICE_0
= 0x100,
144 IOPMU_OUTBOUND_MSG0_REGISTER_DEVICE_MAX
= 0x1ff,
145 IOPMU_OUTBOUND_MSG0_UNREGISTER_DEVICE_0
= 0x200,
146 IOPMU_OUTBOUND_MSG0_UNREGISTER_DEVICE_MAX
= 0x2ff,
147 IOPMU_OUTBOUND_MSG0_REVALIDATE_DEVICE_0
= 0x300,
148 IOPMU_OUTBOUND_MSG0_REVALIDATE_DEVICE_MAX
= 0x3ff,
151 struct hpt_iop_request_header
{
156 __le32 context
; /* host context */
160 #define IOP_REQUEST_FLAG_SYNC_REQUEST 1
161 #define IOP_REQUEST_FLAG_BIST_REQUEST 2
162 #define IOP_REQUEST_FLAG_REMAPPED 4
163 #define IOP_REQUEST_FLAG_OUTPUT_CONTEXT 8
164 #define IOP_REQUEST_FLAG_ADDR_BITS 0x40 /* flags[31:16] is phy_addr[47:32] */
166 enum hpt_iop_request_type
{
167 IOP_REQUEST_TYPE_GET_CONFIG
= 0,
168 IOP_REQUEST_TYPE_SET_CONFIG
,
169 IOP_REQUEST_TYPE_BLOCK_COMMAND
,
170 IOP_REQUEST_TYPE_SCSI_COMMAND
,
171 IOP_REQUEST_TYPE_IOCTL_COMMAND
,
175 enum hpt_iop_result_type
{
176 IOP_RESULT_PENDING
= 0,
181 IOP_RESULT_INVALID_REQUEST
,
182 IOP_RESULT_BAD_TARGET
,
183 IOP_RESULT_CHECK_CONDITION
,
186 struct hpt_iop_request_get_config
{
187 struct hpt_iop_request_header header
;
188 __le32 interface_version
;
189 __le32 firmware_version
;
193 __le32 data_transfer_length
;
194 __le32 alignment_mask
;
199 struct hpt_iop_request_set_config
{
200 struct hpt_iop_request_header header
;
203 __le16 max_host_request_size
;
209 __le32 eot
; /* non-zero: end of table */
213 struct hpt_iop_request_block_command
{
214 struct hpt_iop_request_header header
;
219 __le16 command
; /* IOP_BLOCK_COMMAND_{READ,WRITE} */
222 struct hpt_iopsg sg_list
[1];
225 #define IOP_BLOCK_COMMAND_READ 1
226 #define IOP_BLOCK_COMMAND_WRITE 2
227 #define IOP_BLOCK_COMMAND_VERIFY 3
228 #define IOP_BLOCK_COMMAND_FLUSH 4
229 #define IOP_BLOCK_COMMAND_SHUTDOWN 5
231 struct hpt_iop_request_scsi_command
{
232 struct hpt_iop_request_header header
;
238 __le32 dataxfer_length
;
239 struct hpt_iopsg sg_list
[1];
242 struct hpt_iop_request_ioctl_command
{
243 struct hpt_iop_request_header header
;
247 __le32 bytes_returned
;
249 /* out data should be put at buf[(inbuf_size+3)&~3] */
252 #define HPTIOP_MAX_REQUESTS 256u
254 struct hptiop_request
{
255 struct hptiop_request
*next
;
258 struct scsi_cmnd
*scp
;
262 struct hpt_scsi_pointer
{
265 dma_addr_t dma_handle
;
268 #define HPT_SCP(scp) ((struct hpt_scsi_pointer *)&(scp)->SCp)
278 struct hptiop_adapter_ops
*ops
;
281 struct hpt_iopmu_itl __iomem
*iop
;
285 struct hpt_iopmv_regs
*regs
;
286 struct hpt_iopmu_mv __iomem
*mu
;
288 dma_addr_t internal_req_phy
;
291 struct hpt_iop_request_get_config __iomem
*config
;
292 struct hpt_iopmu_mvfrey __iomem
*mu
;
294 int internal_mem_size
;
295 struct hptiop_request internal_req
;
297 struct mvfrey_inlist_entry
*inlist
;
298 dma_addr_t inlist_phy
;
300 struct mvfrey_outlist_entry
*outlist
;
301 dma_addr_t outlist_phy
;
302 __le32
*outlist_cptr
; /* copy pointer shadow */
303 dma_addr_t outlist_cptr_phy
;
308 struct Scsi_Host
*host
;
309 struct pci_dev
*pcidev
;
311 /* IOP config info */
312 u32 interface_version
;
313 u32 firmware_version
;
317 u32 max_request_size
;
318 u32 max_sg_descriptors
;
320 u32 req_size
; /* host-allocated request buffer size */
326 struct hptiop_request
* req_list
;
327 struct hptiop_request reqs
[HPTIOP_MAX_REQUESTS
];
329 /* used to free allocated dma area */
330 void *dma_coherent
[HPTIOP_MAX_REQUESTS
];
331 dma_addr_t dma_coherent_handle
[HPTIOP_MAX_REQUESTS
];
333 atomic_t reset_count
;
336 wait_queue_head_t reset_wq
;
337 wait_queue_head_t ioctl_wq
;
341 struct hptiop_hba
* hba
;
348 void (*done
)(struct hpt_ioctl_k
*);
349 int result
; /* HPT_IOCTL_RESULT_ */
352 struct hptiop_adapter_ops
{
353 enum hptiop_family family
;
354 int (*iop_wait_ready
)(struct hptiop_hba
*hba
, u32 millisec
);
355 int (*internal_memalloc
)(struct hptiop_hba
*hba
);
356 int (*internal_memfree
)(struct hptiop_hba
*hba
);
357 int (*map_pci_bar
)(struct hptiop_hba
*hba
);
358 void (*unmap_pci_bar
)(struct hptiop_hba
*hba
);
359 void (*enable_intr
)(struct hptiop_hba
*hba
);
360 void (*disable_intr
)(struct hptiop_hba
*hba
);
361 int (*get_config
)(struct hptiop_hba
*hba
,
362 struct hpt_iop_request_get_config
*config
);
363 int (*set_config
)(struct hptiop_hba
*hba
,
364 struct hpt_iop_request_set_config
*config
);
365 int (*iop_intr
)(struct hptiop_hba
*hba
);
366 void (*post_msg
)(struct hptiop_hba
*hba
, u32 msg
);
367 void (*post_req
)(struct hptiop_hba
*hba
, struct hptiop_request
*_req
);
369 int (*reset_comm
)(struct hptiop_hba
*hba
);
370 __le64 host_phy_flag
;
373 #define HPT_IOCTL_RESULT_OK 0
374 #define HPT_IOCTL_RESULT_FAILED (-1)
377 #define dprintk(fmt, args...) do { printk(fmt, ##args); } while(0)
379 #define dprintk(fmt, args...)