2 * OMAP gate clock support
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * Tero Kristo <t-kristo@ti.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
18 #include <linux/clk-provider.h>
19 #include <linux/slab.h>
22 #include <linux/of_address.h>
23 #include <linux/clk/ti.h>
28 #define pr_fmt(fmt) "%s: " fmt, __func__
30 static int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw
*clk
);
32 static const struct clk_ops omap_gate_clkdm_clk_ops
= {
33 .init
= &omap2_init_clk_clkdm
,
34 .enable
= &omap2_clkops_enable_clkdm
,
35 .disable
= &omap2_clkops_disable_clkdm
,
38 static const struct clk_ops omap_gate_clk_ops
= {
39 .init
= &omap2_init_clk_clkdm
,
40 .enable
= &omap2_dflt_clk_enable
,
41 .disable
= &omap2_dflt_clk_disable
,
42 .is_enabled
= &omap2_dflt_clk_is_enabled
,
45 static const struct clk_ops omap_gate_clk_hsdiv_restore_ops
= {
46 .init
= &omap2_init_clk_clkdm
,
47 .enable
= &omap36xx_gate_clk_enable_with_hsdiv_restore
,
48 .disable
= &omap2_dflt_clk_disable
,
49 .is_enabled
= &omap2_dflt_clk_is_enabled
,
53 * omap36xx_gate_clk_enable_with_hsdiv_restore - enable clocks suffering
54 * from HSDivider PWRDN problem Implements Errata ID: i556.
55 * @clk: DPLL output struct clk
57 * 3630 only: dpll3_m3_ck, dpll4_m2_ck, dpll4_m3_ck, dpll4_m4_ck,
58 * dpll4_m5_ck & dpll4_m6_ck dividers gets loaded with reset
59 * valueafter their respective PWRDN bits are set. Any dummy write
60 * (Any other value different from the Read value) to the
61 * corresponding CM_CLKSEL register will refresh the dividers.
63 static int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw
*hw
)
65 struct clk_divider
*parent
;
66 struct clk_hw
*parent_hw
;
70 /* Clear PWRDN bit of HSDIVIDER */
71 ret
= omap2_dflt_clk_enable(hw
);
73 /* Parent is the x2 node, get parent of parent for the m2 div */
74 parent_hw
= clk_hw_get_parent(clk_hw_get_parent(hw
));
75 parent
= to_clk_divider(parent_hw
);
77 /* Restore the dividers */
79 orig_v
= ti_clk_ll_ops
->clk_readl(parent
->reg
);
82 /* Write any other value different from the Read value */
83 dummy_v
^= (1 << parent
->shift
);
84 ti_clk_ll_ops
->clk_writel(dummy_v
, parent
->reg
);
86 /* Write the original divider */
87 ti_clk_ll_ops
->clk_writel(orig_v
, parent
->reg
);
93 static struct clk
*_register_gate(struct device
*dev
, const char *name
,
94 const char *parent_name
, unsigned long flags
,
95 void __iomem
*reg
, u8 bit_idx
,
96 u8 clk_gate_flags
, const struct clk_ops
*ops
,
97 const struct clk_hw_omap_ops
*hw_ops
)
99 struct clk_init_data init
= { NULL
};
100 struct clk_hw_omap
*clk_hw
;
103 clk_hw
= kzalloc(sizeof(*clk_hw
), GFP_KERNEL
);
105 return ERR_PTR(-ENOMEM
);
107 clk_hw
->hw
.init
= &init
;
112 clk_hw
->enable_reg
= reg
;
113 clk_hw
->enable_bit
= bit_idx
;
114 clk_hw
->ops
= hw_ops
;
116 clk_hw
->flags
= MEMMAP_ADDRESSING
| clk_gate_flags
;
118 init
.parent_names
= &parent_name
;
119 init
.num_parents
= 1;
123 clk
= clk_register(NULL
, &clk_hw
->hw
);
131 #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_ATAGS)
132 struct clk
*ti_clk_register_gate(struct ti_clk
*setup
)
134 const struct clk_ops
*ops
= &omap_gate_clk_ops
;
135 const struct clk_hw_omap_ops
*hw_ops
= NULL
;
137 struct clk_omap_reg
*reg_setup
;
139 u8 clk_gate_flags
= 0;
140 struct ti_clk_gate
*gate
;
144 if (gate
->flags
& CLKF_INTERFACE
)
145 return ti_clk_register_interface(setup
);
147 reg_setup
= (struct clk_omap_reg
*)®
;
149 if (gate
->flags
& CLKF_SET_RATE_PARENT
)
150 flags
|= CLK_SET_RATE_PARENT
;
152 if (gate
->flags
& CLKF_SET_BIT_TO_DISABLE
)
153 clk_gate_flags
|= INVERT_ENABLE
;
155 if (gate
->flags
& CLKF_HSDIV
) {
156 ops
= &omap_gate_clk_hsdiv_restore_ops
;
157 hw_ops
= &clkhwops_wait
;
160 if (gate
->flags
& CLKF_DSS
)
161 hw_ops
= &clkhwops_omap3430es2_dss_usbhost_wait
;
163 if (gate
->flags
& CLKF_WAIT
)
164 hw_ops
= &clkhwops_wait
;
166 if (gate
->flags
& CLKF_CLKDM
)
167 ops
= &omap_gate_clkdm_clk_ops
;
169 if (gate
->flags
& CLKF_AM35XX
)
170 hw_ops
= &clkhwops_am35xx_ipss_module_wait
;
172 reg_setup
->index
= gate
->module
;
173 reg_setup
->offset
= gate
->reg
;
175 return _register_gate(NULL
, setup
->name
, gate
->parent
, flags
,
176 (void __iomem
*)reg
, gate
->bit_shift
,
177 clk_gate_flags
, ops
, hw_ops
);
180 struct clk_hw
*ti_clk_build_component_gate(struct ti_clk_gate
*setup
)
182 struct clk_hw_omap
*gate
;
183 struct clk_omap_reg
*reg
;
184 const struct clk_hw_omap_ops
*ops
= &clkhwops_wait
;
189 gate
= kzalloc(sizeof(*gate
), GFP_KERNEL
);
191 return ERR_PTR(-ENOMEM
);
193 reg
= (struct clk_omap_reg
*)&gate
->enable_reg
;
194 reg
->index
= setup
->module
;
195 reg
->offset
= setup
->reg
;
197 gate
->enable_bit
= setup
->bit_shift
;
199 if (setup
->flags
& CLKF_NO_WAIT
)
202 if (setup
->flags
& CLKF_INTERFACE
)
203 ops
= &clkhwops_iclk_wait
;
206 gate
->flags
= MEMMAP_ADDRESSING
;
212 static void __init
_of_ti_gate_clk_setup(struct device_node
*node
,
213 const struct clk_ops
*ops
,
214 const struct clk_hw_omap_ops
*hw_ops
)
217 const char *parent_name
;
218 void __iomem
*reg
= NULL
;
222 u8 clk_gate_flags
= 0;
224 if (ops
!= &omap_gate_clkdm_clk_ops
) {
225 reg
= ti_clk_get_reg_addr(node
, 0);
229 if (!of_property_read_u32(node
, "ti,bit-shift", &val
))
233 if (of_clk_get_parent_count(node
) != 1) {
234 pr_err("%s must have 1 parent\n", node
->name
);
238 parent_name
= of_clk_get_parent_name(node
, 0);
240 if (of_property_read_bool(node
, "ti,set-rate-parent"))
241 flags
|= CLK_SET_RATE_PARENT
;
243 if (of_property_read_bool(node
, "ti,set-bit-to-disable"))
244 clk_gate_flags
|= INVERT_ENABLE
;
246 clk
= _register_gate(NULL
, node
->name
, parent_name
, flags
, reg
,
247 enable_bit
, clk_gate_flags
, ops
, hw_ops
);
250 of_clk_add_provider(node
, of_clk_src_simple_get
, clk
);
254 _of_ti_composite_gate_clk_setup(struct device_node
*node
,
255 const struct clk_hw_omap_ops
*hw_ops
)
257 struct clk_hw_omap
*gate
;
260 gate
= kzalloc(sizeof(*gate
), GFP_KERNEL
);
264 gate
->enable_reg
= ti_clk_get_reg_addr(node
, 0);
265 if (IS_ERR(gate
->enable_reg
))
268 of_property_read_u32(node
, "ti,bit-shift", &val
);
270 gate
->enable_bit
= val
;
272 gate
->flags
= MEMMAP_ADDRESSING
;
274 if (!ti_clk_add_component(node
, &gate
->hw
, CLK_COMPONENT_TYPE_GATE
))
282 of_ti_composite_no_wait_gate_clk_setup(struct device_node
*node
)
284 _of_ti_composite_gate_clk_setup(node
, NULL
);
286 CLK_OF_DECLARE(ti_composite_no_wait_gate_clk
, "ti,composite-no-wait-gate-clock",
287 of_ti_composite_no_wait_gate_clk_setup
);
289 #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
290 static void __init
of_ti_composite_interface_clk_setup(struct device_node
*node
)
292 _of_ti_composite_gate_clk_setup(node
, &clkhwops_iclk_wait
);
294 CLK_OF_DECLARE(ti_composite_interface_clk
, "ti,composite-interface-clock",
295 of_ti_composite_interface_clk_setup
);
298 static void __init
of_ti_composite_gate_clk_setup(struct device_node
*node
)
300 _of_ti_composite_gate_clk_setup(node
, &clkhwops_wait
);
302 CLK_OF_DECLARE(ti_composite_gate_clk
, "ti,composite-gate-clock",
303 of_ti_composite_gate_clk_setup
);
306 static void __init
of_ti_clkdm_gate_clk_setup(struct device_node
*node
)
308 _of_ti_gate_clk_setup(node
, &omap_gate_clkdm_clk_ops
, NULL
);
310 CLK_OF_DECLARE(ti_clkdm_gate_clk
, "ti,clkdm-gate-clock",
311 of_ti_clkdm_gate_clk_setup
);
313 static void __init
of_ti_hsdiv_gate_clk_setup(struct device_node
*node
)
315 _of_ti_gate_clk_setup(node
, &omap_gate_clk_hsdiv_restore_ops
,
318 CLK_OF_DECLARE(ti_hsdiv_gate_clk
, "ti,hsdiv-gate-clock",
319 of_ti_hsdiv_gate_clk_setup
);
321 static void __init
of_ti_gate_clk_setup(struct device_node
*node
)
323 _of_ti_gate_clk_setup(node
, &omap_gate_clk_ops
, NULL
);
325 CLK_OF_DECLARE(ti_gate_clk
, "ti,gate-clock", of_ti_gate_clk_setup
);
327 static void __init
of_ti_wait_gate_clk_setup(struct device_node
*node
)
329 _of_ti_gate_clk_setup(node
, &omap_gate_clk_ops
, &clkhwops_wait
);
331 CLK_OF_DECLARE(ti_wait_gate_clk
, "ti,wait-gate-clock",
332 of_ti_wait_gate_clk_setup
);
334 #ifdef CONFIG_ARCH_OMAP3
335 static void __init
of_ti_am35xx_gate_clk_setup(struct device_node
*node
)
337 _of_ti_gate_clk_setup(node
, &omap_gate_clk_ops
,
338 &clkhwops_am35xx_ipss_module_wait
);
340 CLK_OF_DECLARE(ti_am35xx_gate_clk
, "ti,am35xx-gate-clock",
341 of_ti_am35xx_gate_clk_setup
);
343 static void __init
of_ti_dss_gate_clk_setup(struct device_node
*node
)
345 _of_ti_gate_clk_setup(node
, &omap_gate_clk_ops
,
346 &clkhwops_omap3430es2_dss_usbhost_wait
);
348 CLK_OF_DECLARE(ti_dss_gate_clk
, "ti,dss-gate-clock",
349 of_ti_dss_gate_clk_setup
);