1 // SPDX-License-Identifier: GPL-2.0-only
2 /* linux/drivers/mfd/sm501.c
4 * Copyright (C) 2006 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * Vincent Sanders <vince@simtec.co.uk>
11 #include <linux/kernel.h>
12 #include <linux/module.h>
13 #include <linux/delay.h>
14 #include <linux/init.h>
15 #include <linux/list.h>
16 #include <linux/device.h>
17 #include <linux/platform_device.h>
18 #include <linux/pci.h>
19 #include <linux/platform_data/i2c-gpio.h>
20 #include <linux/gpio/driver.h>
21 #include <linux/gpio/machine.h>
22 #include <linux/slab.h>
24 #include <linux/sm501.h>
25 #include <linux/sm501-regs.h>
26 #include <linux/serial_8250.h>
31 struct list_head list
;
32 struct platform_device pdev
;
37 #ifdef CONFIG_MFD_SM501_GPIO
38 #include <linux/gpio.h>
40 struct sm501_gpio_chip
{
41 struct gpio_chip gpio
;
42 struct sm501_gpio
*ourgpio
; /* to get back to parent. */
43 void __iomem
*regbase
;
44 void __iomem
*control
; /* address of control reg. */
48 struct sm501_gpio_chip low
;
49 struct sm501_gpio_chip high
;
52 unsigned int registered
: 1;
54 struct resource
*regs_res
;
58 /* no gpio support, empty definition for sm501_devdata. */
62 struct sm501_devdata
{
64 struct mutex clock_lock
;
65 struct list_head devices
;
66 struct sm501_gpio gpio
;
69 struct resource
*io_res
;
70 struct resource
*mem_res
;
71 struct resource
*regs_claim
;
72 struct sm501_platdata
*platdata
;
75 unsigned int in_suspend
;
76 unsigned long pm_misc
;
86 #define MHZ (1000 * 1000)
89 static const unsigned int div_tab
[] = {
116 static unsigned long decode_div(unsigned long pll2
, unsigned long val
,
117 unsigned int lshft
, unsigned int selbit
,
123 return pll2
/ div_tab
[(val
>> lshft
) & mask
];
126 #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
130 * Print out the current clock configuration for the device
133 static void sm501_dump_clk(struct sm501_devdata
*sm
)
135 unsigned long misct
= smc501_readl(sm
->regs
+ SM501_MISC_TIMING
);
136 unsigned long pm0
= smc501_readl(sm
->regs
+ SM501_POWER_MODE_0_CLOCK
);
137 unsigned long pm1
= smc501_readl(sm
->regs
+ SM501_POWER_MODE_1_CLOCK
);
138 unsigned long pmc
= smc501_readl(sm
->regs
+ SM501_POWER_MODE_CONTROL
);
139 unsigned long sdclk0
, sdclk1
;
140 unsigned long pll2
= 0;
142 switch (misct
& 0x30) {
157 sdclk0
= (misct
& (1<<12)) ? pll2
: 288 * MHZ
;
158 sdclk0
/= div_tab
[((misct
>> 8) & 0xf)];
160 sdclk1
= (misct
& (1<<20)) ? pll2
: 288 * MHZ
;
161 sdclk1
/= div_tab
[((misct
>> 16) & 0xf)];
163 dev_dbg(sm
->dev
, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
166 dev_dbg(sm
->dev
, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
167 fmt_freq(pll2
), sdclk0
, sdclk1
);
169 dev_dbg(sm
->dev
, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0
, sdclk1
);
171 dev_dbg(sm
->dev
, "PM0[%c]: "
172 "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
173 "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
174 (pmc
& 3 ) == 0 ? '*' : '-',
175 fmt_freq(decode_div(pll2
, pm0
, 24, 1<<29, 31)),
176 fmt_freq(decode_div(pll2
, pm0
, 16, 1<<20, 15)),
177 fmt_freq(decode_div(pll2
, pm0
, 8, 1<<12, 15)),
178 fmt_freq(decode_div(pll2
, pm0
, 0, 1<<4, 15)));
180 dev_dbg(sm
->dev
, "PM1[%c]: "
181 "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
182 "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
183 (pmc
& 3 ) == 1 ? '*' : '-',
184 fmt_freq(decode_div(pll2
, pm1
, 24, 1<<29, 31)),
185 fmt_freq(decode_div(pll2
, pm1
, 16, 1<<20, 15)),
186 fmt_freq(decode_div(pll2
, pm1
, 8, 1<<12, 15)),
187 fmt_freq(decode_div(pll2
, pm1
, 0, 1<<4, 15)));
190 static void sm501_dump_regs(struct sm501_devdata
*sm
)
192 void __iomem
*regs
= sm
->regs
;
194 dev_info(sm
->dev
, "System Control %08x\n",
195 smc501_readl(regs
+ SM501_SYSTEM_CONTROL
));
196 dev_info(sm
->dev
, "Misc Control %08x\n",
197 smc501_readl(regs
+ SM501_MISC_CONTROL
));
198 dev_info(sm
->dev
, "GPIO Control Low %08x\n",
199 smc501_readl(regs
+ SM501_GPIO31_0_CONTROL
));
200 dev_info(sm
->dev
, "GPIO Control Hi %08x\n",
201 smc501_readl(regs
+ SM501_GPIO63_32_CONTROL
));
202 dev_info(sm
->dev
, "DRAM Control %08x\n",
203 smc501_readl(regs
+ SM501_DRAM_CONTROL
));
204 dev_info(sm
->dev
, "Arbitration Ctrl %08x\n",
205 smc501_readl(regs
+ SM501_ARBTRTN_CONTROL
));
206 dev_info(sm
->dev
, "Misc Timing %08x\n",
207 smc501_readl(regs
+ SM501_MISC_TIMING
));
210 static void sm501_dump_gate(struct sm501_devdata
*sm
)
212 dev_info(sm
->dev
, "CurrentGate %08x\n",
213 smc501_readl(sm
->regs
+ SM501_CURRENT_GATE
));
214 dev_info(sm
->dev
, "CurrentClock %08x\n",
215 smc501_readl(sm
->regs
+ SM501_CURRENT_CLOCK
));
216 dev_info(sm
->dev
, "PowerModeControl %08x\n",
217 smc501_readl(sm
->regs
+ SM501_POWER_MODE_CONTROL
));
221 static inline void sm501_dump_gate(struct sm501_devdata
*sm
) { }
222 static inline void sm501_dump_regs(struct sm501_devdata
*sm
) { }
223 static inline void sm501_dump_clk(struct sm501_devdata
*sm
) { }
231 static void sm501_sync_regs(struct sm501_devdata
*sm
)
233 smc501_readl(sm
->regs
);
236 static inline void sm501_mdelay(struct sm501_devdata
*sm
, unsigned int delay
)
238 /* during suspend/resume, we are currently not allowed to sleep,
239 * so change to using mdelay() instead of msleep() if we
240 * are in one of these paths */
248 /* sm501_misc_control
250 * alters the miscellaneous control parameters
253 int sm501_misc_control(struct device
*dev
,
254 unsigned long set
, unsigned long clear
)
256 struct sm501_devdata
*sm
= dev_get_drvdata(dev
);
261 spin_lock_irqsave(&sm
->reg_lock
, save
);
263 misc
= smc501_readl(sm
->regs
+ SM501_MISC_CONTROL
);
264 to
= (misc
& ~clear
) | set
;
267 smc501_writel(to
, sm
->regs
+ SM501_MISC_CONTROL
);
270 dev_dbg(sm
->dev
, "MISC_CONTROL %08lx\n", misc
);
273 spin_unlock_irqrestore(&sm
->reg_lock
, save
);
277 EXPORT_SYMBOL_GPL(sm501_misc_control
);
281 * Modify a register in the SM501 which may be shared with other
285 unsigned long sm501_modify_reg(struct device
*dev
,
290 struct sm501_devdata
*sm
= dev_get_drvdata(dev
);
294 spin_lock_irqsave(&sm
->reg_lock
, save
);
296 data
= smc501_readl(sm
->regs
+ reg
);
300 smc501_writel(data
, sm
->regs
+ reg
);
303 spin_unlock_irqrestore(&sm
->reg_lock
, save
);
308 EXPORT_SYMBOL_GPL(sm501_modify_reg
);
312 * alters the power active gate to set specific units on or off
315 int sm501_unit_power(struct device
*dev
, unsigned int unit
, unsigned int to
)
317 struct sm501_devdata
*sm
= dev_get_drvdata(dev
);
322 mutex_lock(&sm
->clock_lock
);
324 mode
= smc501_readl(sm
->regs
+ SM501_POWER_MODE_CONTROL
);
325 gate
= smc501_readl(sm
->regs
+ SM501_CURRENT_GATE
);
326 clock
= smc501_readl(sm
->regs
+ SM501_CURRENT_CLOCK
);
328 mode
&= 3; /* get current power mode */
330 if (unit
>= ARRAY_SIZE(sm
->unit_power
)) {
331 dev_err(dev
, "%s: bad unit %d\n", __func__
, unit
);
335 dev_dbg(sm
->dev
, "%s: unit %d, cur %d, to %d\n", __func__
, unit
,
336 sm
->unit_power
[unit
], to
);
338 if (to
== 0 && sm
->unit_power
[unit
] == 0) {
339 dev_err(sm
->dev
, "unit %d is already shutdown\n", unit
);
343 sm
->unit_power
[unit
] += to
? 1 : -1;
344 to
= sm
->unit_power
[unit
] ? 1 : 0;
347 if (gate
& (1 << unit
))
351 if (!(gate
& (1 << unit
)))
353 gate
&= ~(1 << unit
);
358 smc501_writel(gate
, sm
->regs
+ SM501_POWER_MODE_0_GATE
);
359 smc501_writel(clock
, sm
->regs
+ SM501_POWER_MODE_0_CLOCK
);
364 smc501_writel(gate
, sm
->regs
+ SM501_POWER_MODE_1_GATE
);
365 smc501_writel(clock
, sm
->regs
+ SM501_POWER_MODE_1_CLOCK
);
374 smc501_writel(mode
, sm
->regs
+ SM501_POWER_MODE_CONTROL
);
377 dev_dbg(sm
->dev
, "gate %08lx, clock %08lx, mode %08lx\n",
380 sm501_mdelay(sm
, 16);
383 mutex_unlock(&sm
->clock_lock
);
387 EXPORT_SYMBOL_GPL(sm501_unit_power
);
389 /* clock value structure. */
394 unsigned int m
, n
, k
;
399 * Calculates the nearest discrete clock frequency that
400 * can be achieved with the specified input clock.
401 * the maximum divisor is 3 or 5
404 static int sm501_calc_clock(unsigned long freq
,
405 struct sm501_clock
*clock
,
415 /* try dividers 1 and 3 for CRT and for panel,
416 try divider 5 for panel only.*/
418 for (divider
= 1; divider
<= max_div
; divider
+= 2) {
419 /* try all 8 shift values.*/
420 for (shift
= 0; shift
< 8; shift
++) {
421 /* Calculate difference to requested clock */
422 diff
= DIV_ROUND_CLOSEST(mclk
, divider
<< shift
) - freq
;
426 /* If it is less than the current, use it */
427 if (diff
< *best_diff
) {
431 clock
->divider
= divider
;
432 clock
->shift
= shift
;
443 * Calculates the nearest discrete clock frequency that can be
444 * achieved using the programmable PLL.
445 * the maximum divisor is 3 or 5
448 static unsigned long sm501_calc_pll(unsigned long freq
,
449 struct sm501_clock
*clock
,
453 unsigned int m
, n
, k
;
454 long best_diff
= 999999999;
457 * The SM502 datasheet doesn't specify the min/max values for M and N.
458 * N = 1 at least doesn't work in practice.
460 for (m
= 2; m
<= 255; m
++) {
461 for (n
= 2; n
<= 127; n
++) {
462 for (k
= 0; k
<= 1; k
++) {
463 mclk
= (24000000UL * m
/ n
) >> k
;
465 if (sm501_calc_clock(freq
, clock
, max_div
,
475 /* Return best clock. */
476 return clock
->mclk
/ (clock
->divider
<< clock
->shift
);
479 /* sm501_select_clock
481 * Calculates the nearest discrete clock frequency that can be
482 * achieved using the 288MHz and 336MHz PLLs.
483 * the maximum divisor is 3 or 5
486 static unsigned long sm501_select_clock(unsigned long freq
,
487 struct sm501_clock
*clock
,
491 long best_diff
= 999999999;
493 /* Try 288MHz and 336MHz clocks. */
494 for (mclk
= 288000000; mclk
<= 336000000; mclk
+= 48000000) {
495 sm501_calc_clock(freq
, clock
, max_div
, mclk
, &best_diff
);
498 /* Return best clock. */
499 return clock
->mclk
/ (clock
->divider
<< clock
->shift
);
504 * set one of the four clock sources to the closest available frequency to
508 unsigned long sm501_set_clock(struct device
*dev
,
510 unsigned long req_freq
)
512 struct sm501_devdata
*sm
= dev_get_drvdata(dev
);
513 unsigned long mode
= smc501_readl(sm
->regs
+ SM501_POWER_MODE_CONTROL
);
514 unsigned long gate
= smc501_readl(sm
->regs
+ SM501_CURRENT_GATE
);
515 unsigned long clock
= smc501_readl(sm
->regs
+ SM501_CURRENT_CLOCK
);
516 unsigned int pll_reg
= 0;
517 unsigned long sm501_freq
; /* the actual frequency achieved */
520 struct sm501_clock to
;
522 /* find achivable discrete frequency and setup register value
523 * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
524 * has an extra bit for the divider */
527 case SM501_CLOCK_P2XCLK
:
528 /* This clock is divided in half so to achieve the
529 * requested frequency the value must be multiplied by
530 * 2. This clock also has an additional pre divisor */
532 if (sm
->rev
>= 0xC0) {
533 /* SM502 -> use the programmable PLL */
534 sm501_freq
= (sm501_calc_pll(2 * req_freq
,
536 reg
= to
.shift
& 0x07;/* bottom 3 bits are shift */
538 reg
|= 0x08; /* /3 divider required */
539 else if (to
.divider
== 5)
540 reg
|= 0x10; /* /5 divider required */
541 reg
|= 0x40; /* select the programmable PLL */
542 pll_reg
= 0x20000 | (to
.k
<< 15) | (to
.n
<< 8) | to
.m
;
544 sm501_freq
= (sm501_select_clock(2 * req_freq
,
546 reg
= to
.shift
& 0x07;/* bottom 3 bits are shift */
548 reg
|= 0x08; /* /3 divider required */
549 else if (to
.divider
== 5)
550 reg
|= 0x10; /* /5 divider required */
551 if (to
.mclk
!= 288000000)
552 reg
|= 0x20; /* which mclk pll is source */
556 case SM501_CLOCK_V2XCLK
:
557 /* This clock is divided in half so to achieve the
558 * requested frequency the value must be multiplied by 2. */
560 sm501_freq
= (sm501_select_clock(2 * req_freq
, &to
, 3) / 2);
561 reg
=to
.shift
& 0x07; /* bottom 3 bits are shift */
563 reg
|= 0x08; /* /3 divider required */
564 if (to
.mclk
!= 288000000)
565 reg
|= 0x10; /* which mclk pll is source */
568 case SM501_CLOCK_MCLK
:
569 case SM501_CLOCK_M1XCLK
:
570 /* These clocks are the same and not further divided */
572 sm501_freq
= sm501_select_clock( req_freq
, &to
, 3);
573 reg
=to
.shift
& 0x07; /* bottom 3 bits are shift */
575 reg
|= 0x08; /* /3 divider required */
576 if (to
.mclk
!= 288000000)
577 reg
|= 0x10; /* which mclk pll is source */
581 return 0; /* this is bad */
584 mutex_lock(&sm
->clock_lock
);
586 mode
= smc501_readl(sm
->regs
+ SM501_POWER_MODE_CONTROL
);
587 gate
= smc501_readl(sm
->regs
+ SM501_CURRENT_GATE
);
588 clock
= smc501_readl(sm
->regs
+ SM501_CURRENT_CLOCK
);
590 clock
= clock
& ~(0xFF << clksrc
);
591 clock
|= reg
<<clksrc
;
593 mode
&= 3; /* find current mode */
597 smc501_writel(gate
, sm
->regs
+ SM501_POWER_MODE_0_GATE
);
598 smc501_writel(clock
, sm
->regs
+ SM501_POWER_MODE_0_CLOCK
);
603 smc501_writel(gate
, sm
->regs
+ SM501_POWER_MODE_1_GATE
);
604 smc501_writel(clock
, sm
->regs
+ SM501_POWER_MODE_1_CLOCK
);
609 mutex_unlock(&sm
->clock_lock
);
613 smc501_writel(mode
, sm
->regs
+ SM501_POWER_MODE_CONTROL
);
616 smc501_writel(pll_reg
,
617 sm
->regs
+ SM501_PROGRAMMABLE_PLL_CONTROL
);
621 dev_dbg(sm
->dev
, "gate %08lx, clock %08lx, mode %08lx\n",
624 sm501_mdelay(sm
, 16);
625 mutex_unlock(&sm
->clock_lock
);
632 EXPORT_SYMBOL_GPL(sm501_set_clock
);
636 * finds the closest available frequency for a given clock
639 unsigned long sm501_find_clock(struct device
*dev
,
641 unsigned long req_freq
)
643 struct sm501_devdata
*sm
= dev_get_drvdata(dev
);
644 unsigned long sm501_freq
; /* the frequency achieveable by the 501 */
645 struct sm501_clock to
;
648 case SM501_CLOCK_P2XCLK
:
649 if (sm
->rev
>= 0xC0) {
650 /* SM502 -> use the programmable PLL */
651 sm501_freq
= (sm501_calc_pll(2 * req_freq
,
654 sm501_freq
= (sm501_select_clock(2 * req_freq
,
659 case SM501_CLOCK_V2XCLK
:
660 sm501_freq
= (sm501_select_clock(2 * req_freq
, &to
, 3) / 2);
663 case SM501_CLOCK_MCLK
:
664 case SM501_CLOCK_M1XCLK
:
665 sm501_freq
= sm501_select_clock(req_freq
, &to
, 3);
669 sm501_freq
= 0; /* error */
675 EXPORT_SYMBOL_GPL(sm501_find_clock
);
677 static struct sm501_device
*to_sm_device(struct platform_device
*pdev
)
679 return container_of(pdev
, struct sm501_device
, pdev
);
682 /* sm501_device_release
684 * A release function for the platform devices we create to allow us to
685 * free any items we allocated
688 static void sm501_device_release(struct device
*dev
)
690 kfree(to_sm_device(to_platform_device(dev
)));
693 /* sm501_create_subdev
695 * Create a skeleton platform device with resources for passing to a
699 static struct platform_device
*
700 sm501_create_subdev(struct sm501_devdata
*sm
, char *name
,
701 unsigned int res_count
, unsigned int platform_data_size
)
703 struct sm501_device
*smdev
;
705 smdev
= kzalloc(sizeof(struct sm501_device
) +
706 (sizeof(struct resource
) * res_count
) +
707 platform_data_size
, GFP_KERNEL
);
711 smdev
->pdev
.dev
.release
= sm501_device_release
;
713 smdev
->pdev
.name
= name
;
714 smdev
->pdev
.id
= sm
->pdev_id
;
715 smdev
->pdev
.dev
.parent
= sm
->dev
;
716 smdev
->pdev
.dev
.coherent_dma_mask
= 0xffffffff;
719 smdev
->pdev
.resource
= (struct resource
*)(smdev
+1);
720 smdev
->pdev
.num_resources
= res_count
;
722 if (platform_data_size
)
723 smdev
->pdev
.dev
.platform_data
= (void *)(smdev
+1);
728 /* sm501_register_device
730 * Register a platform device created with sm501_create_subdev()
733 static int sm501_register_device(struct sm501_devdata
*sm
,
734 struct platform_device
*pdev
)
736 struct sm501_device
*smdev
= to_sm_device(pdev
);
740 for (ptr
= 0; ptr
< pdev
->num_resources
; ptr
++) {
741 printk(KERN_DEBUG
"%s[%d] %pR\n",
742 pdev
->name
, ptr
, &pdev
->resource
[ptr
]);
745 ret
= platform_device_register(pdev
);
748 dev_dbg(sm
->dev
, "registered %s\n", pdev
->name
);
749 list_add_tail(&smdev
->list
, &sm
->devices
);
751 dev_err(sm
->dev
, "error registering %s (%d)\n",
757 /* sm501_create_subio
759 * Fill in an IO resource for a sub device
762 static void sm501_create_subio(struct sm501_devdata
*sm
,
763 struct resource
*res
,
764 resource_size_t offs
,
765 resource_size_t size
)
767 res
->flags
= IORESOURCE_MEM
;
768 res
->parent
= sm
->io_res
;
769 res
->start
= sm
->io_res
->start
+ offs
;
770 res
->end
= res
->start
+ size
- 1;
775 * Fill in an MEM resource for a sub device
778 static void sm501_create_mem(struct sm501_devdata
*sm
,
779 struct resource
*res
,
780 resource_size_t
*offs
,
781 resource_size_t size
)
783 *offs
-= size
; /* adjust memory size */
785 res
->flags
= IORESOURCE_MEM
;
786 res
->parent
= sm
->mem_res
;
787 res
->start
= sm
->mem_res
->start
+ *offs
;
788 res
->end
= res
->start
+ size
- 1;
793 * Fill in an IRQ resource for a sub device
796 static void sm501_create_irq(struct sm501_devdata
*sm
,
797 struct resource
*res
)
799 res
->flags
= IORESOURCE_IRQ
;
801 res
->start
= res
->end
= sm
->irq
;
804 static int sm501_register_usbhost(struct sm501_devdata
*sm
,
805 resource_size_t
*mem_avail
)
807 struct platform_device
*pdev
;
809 pdev
= sm501_create_subdev(sm
, "sm501-usb", 3, 0);
813 sm501_create_subio(sm
, &pdev
->resource
[0], 0x40000, 0x20000);
814 sm501_create_mem(sm
, &pdev
->resource
[1], mem_avail
, 256*1024);
815 sm501_create_irq(sm
, &pdev
->resource
[2]);
817 return sm501_register_device(sm
, pdev
);
820 static void sm501_setup_uart_data(struct sm501_devdata
*sm
,
821 struct plat_serial8250_port
*uart_data
,
824 uart_data
->membase
= sm
->regs
+ offset
;
825 uart_data
->mapbase
= sm
->io_res
->start
+ offset
;
826 uart_data
->iotype
= UPIO_MEM
;
827 uart_data
->irq
= sm
->irq
;
828 uart_data
->flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
| UPF_SHARE_IRQ
;
829 uart_data
->regshift
= 2;
830 uart_data
->uartclk
= (9600 * 16);
833 static int sm501_register_uart(struct sm501_devdata
*sm
, int devices
)
835 struct platform_device
*pdev
;
836 struct plat_serial8250_port
*uart_data
;
838 pdev
= sm501_create_subdev(sm
, "serial8250", 0,
839 sizeof(struct plat_serial8250_port
) * 3);
843 uart_data
= dev_get_platdata(&pdev
->dev
);
845 if (devices
& SM501_USE_UART0
) {
846 sm501_setup_uart_data(sm
, uart_data
++, 0x30000);
847 sm501_unit_power(sm
->dev
, SM501_GATE_UART0
, 1);
848 sm501_modify_reg(sm
->dev
, SM501_IRQ_MASK
, 1 << 12, 0);
849 sm501_modify_reg(sm
->dev
, SM501_GPIO63_32_CONTROL
, 0x01e0, 0);
851 if (devices
& SM501_USE_UART1
) {
852 sm501_setup_uart_data(sm
, uart_data
++, 0x30020);
853 sm501_unit_power(sm
->dev
, SM501_GATE_UART1
, 1);
854 sm501_modify_reg(sm
->dev
, SM501_IRQ_MASK
, 1 << 13, 0);
855 sm501_modify_reg(sm
->dev
, SM501_GPIO63_32_CONTROL
, 0x1e00, 0);
858 pdev
->id
= PLAT8250_DEV_SM501
;
860 return sm501_register_device(sm
, pdev
);
863 static int sm501_register_display(struct sm501_devdata
*sm
,
864 resource_size_t
*mem_avail
)
866 struct platform_device
*pdev
;
868 pdev
= sm501_create_subdev(sm
, "sm501-fb", 4, 0);
872 sm501_create_subio(sm
, &pdev
->resource
[0], 0x80000, 0x10000);
873 sm501_create_subio(sm
, &pdev
->resource
[1], 0x100000, 0x50000);
874 sm501_create_mem(sm
, &pdev
->resource
[2], mem_avail
, *mem_avail
);
875 sm501_create_irq(sm
, &pdev
->resource
[3]);
877 return sm501_register_device(sm
, pdev
);
880 #ifdef CONFIG_MFD_SM501_GPIO
882 static inline struct sm501_devdata
*sm501_gpio_to_dev(struct sm501_gpio
*gpio
)
884 return container_of(gpio
, struct sm501_devdata
, gpio
);
887 static int sm501_gpio_get(struct gpio_chip
*chip
, unsigned offset
)
890 struct sm501_gpio_chip
*smgpio
= gpiochip_get_data(chip
);
891 unsigned long result
;
893 result
= smc501_readl(smgpio
->regbase
+ SM501_GPIO_DATA_LOW
);
899 static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip
*smchip
,
904 /* check and modify if this pin is not set as gpio. */
906 if (smc501_readl(smchip
->control
) & bit
) {
907 dev_info(sm501_gpio_to_dev(smchip
->ourgpio
)->dev
,
908 "changing mode of gpio, bit %08lx\n", bit
);
910 ctrl
= smc501_readl(smchip
->control
);
912 smc501_writel(ctrl
, smchip
->control
);
914 sm501_sync_regs(sm501_gpio_to_dev(smchip
->ourgpio
));
918 static void sm501_gpio_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
921 struct sm501_gpio_chip
*smchip
= gpiochip_get_data(chip
);
922 struct sm501_gpio
*smgpio
= smchip
->ourgpio
;
923 unsigned long bit
= 1 << offset
;
924 void __iomem
*regs
= smchip
->regbase
;
928 dev_dbg(sm501_gpio_to_dev(smgpio
)->dev
, "%s(%p,%d)\n",
929 __func__
, chip
, offset
);
931 spin_lock_irqsave(&smgpio
->lock
, save
);
933 val
= smc501_readl(regs
+ SM501_GPIO_DATA_LOW
) & ~bit
;
936 smc501_writel(val
, regs
);
938 sm501_sync_regs(sm501_gpio_to_dev(smgpio
));
939 sm501_gpio_ensure_gpio(smchip
, bit
);
941 spin_unlock_irqrestore(&smgpio
->lock
, save
);
944 static int sm501_gpio_input(struct gpio_chip
*chip
, unsigned offset
)
946 struct sm501_gpio_chip
*smchip
= gpiochip_get_data(chip
);
947 struct sm501_gpio
*smgpio
= smchip
->ourgpio
;
948 void __iomem
*regs
= smchip
->regbase
;
949 unsigned long bit
= 1 << offset
;
953 dev_dbg(sm501_gpio_to_dev(smgpio
)->dev
, "%s(%p,%d)\n",
954 __func__
, chip
, offset
);
956 spin_lock_irqsave(&smgpio
->lock
, save
);
958 ddr
= smc501_readl(regs
+ SM501_GPIO_DDR_LOW
);
959 smc501_writel(ddr
& ~bit
, regs
+ SM501_GPIO_DDR_LOW
);
961 sm501_sync_regs(sm501_gpio_to_dev(smgpio
));
962 sm501_gpio_ensure_gpio(smchip
, bit
);
964 spin_unlock_irqrestore(&smgpio
->lock
, save
);
969 static int sm501_gpio_output(struct gpio_chip
*chip
,
970 unsigned offset
, int value
)
972 struct sm501_gpio_chip
*smchip
= gpiochip_get_data(chip
);
973 struct sm501_gpio
*smgpio
= smchip
->ourgpio
;
974 unsigned long bit
= 1 << offset
;
975 void __iomem
*regs
= smchip
->regbase
;
980 dev_dbg(sm501_gpio_to_dev(smgpio
)->dev
, "%s(%p,%d,%d)\n",
981 __func__
, chip
, offset
, value
);
983 spin_lock_irqsave(&smgpio
->lock
, save
);
985 val
= smc501_readl(regs
+ SM501_GPIO_DATA_LOW
);
990 smc501_writel(val
, regs
);
992 ddr
= smc501_readl(regs
+ SM501_GPIO_DDR_LOW
);
993 smc501_writel(ddr
| bit
, regs
+ SM501_GPIO_DDR_LOW
);
995 sm501_sync_regs(sm501_gpio_to_dev(smgpio
));
996 smc501_writel(val
, regs
+ SM501_GPIO_DATA_LOW
);
998 sm501_sync_regs(sm501_gpio_to_dev(smgpio
));
999 spin_unlock_irqrestore(&smgpio
->lock
, save
);
1004 static const struct gpio_chip gpio_chip_template
= {
1006 .direction_input
= sm501_gpio_input
,
1007 .direction_output
= sm501_gpio_output
,
1008 .set
= sm501_gpio_set
,
1009 .get
= sm501_gpio_get
,
1012 static int sm501_gpio_register_chip(struct sm501_devdata
*sm
,
1013 struct sm501_gpio
*gpio
,
1014 struct sm501_gpio_chip
*chip
)
1016 struct sm501_platdata
*pdata
= sm
->platdata
;
1017 struct gpio_chip
*gchip
= &chip
->gpio
;
1018 int base
= pdata
->gpio_base
;
1020 chip
->gpio
= gpio_chip_template
;
1022 if (chip
== &gpio
->high
) {
1025 chip
->regbase
= gpio
->regs
+ SM501_GPIO_DATA_HIGH
;
1026 chip
->control
= sm
->regs
+ SM501_GPIO63_32_CONTROL
;
1027 gchip
->label
= "SM501-HIGH";
1029 chip
->regbase
= gpio
->regs
+ SM501_GPIO_DATA_LOW
;
1030 chip
->control
= sm
->regs
+ SM501_GPIO31_0_CONTROL
;
1031 gchip
->label
= "SM501-LOW";
1035 chip
->ourgpio
= gpio
;
1037 return gpiochip_add_data(gchip
, chip
);
1040 static int sm501_register_gpio(struct sm501_devdata
*sm
)
1042 struct sm501_gpio
*gpio
= &sm
->gpio
;
1043 resource_size_t iobase
= sm
->io_res
->start
+ SM501_GPIO
;
1046 dev_dbg(sm
->dev
, "registering gpio block %08llx\n",
1047 (unsigned long long)iobase
);
1049 spin_lock_init(&gpio
->lock
);
1051 gpio
->regs_res
= request_mem_region(iobase
, 0x20, "sm501-gpio");
1052 if (!gpio
->regs_res
) {
1053 dev_err(sm
->dev
, "gpio: failed to request region\n");
1057 gpio
->regs
= ioremap(iobase
, 0x20);
1059 dev_err(sm
->dev
, "gpio: failed to remap registers\n");
1064 /* Register both our chips. */
1066 ret
= sm501_gpio_register_chip(sm
, gpio
, &gpio
->low
);
1068 dev_err(sm
->dev
, "failed to add low chip\n");
1072 ret
= sm501_gpio_register_chip(sm
, gpio
, &gpio
->high
);
1074 dev_err(sm
->dev
, "failed to add high chip\n");
1078 gpio
->registered
= 1;
1083 gpiochip_remove(&gpio
->low
.gpio
);
1086 iounmap(gpio
->regs
);
1089 release_resource(gpio
->regs_res
);
1090 kfree(gpio
->regs_res
);
1095 static void sm501_gpio_remove(struct sm501_devdata
*sm
)
1097 struct sm501_gpio
*gpio
= &sm
->gpio
;
1099 if (!sm
->gpio
.registered
)
1102 gpiochip_remove(&gpio
->low
.gpio
);
1103 gpiochip_remove(&gpio
->high
.gpio
);
1105 iounmap(gpio
->regs
);
1106 release_resource(gpio
->regs_res
);
1107 kfree(gpio
->regs_res
);
1110 static inline int sm501_gpio_isregistered(struct sm501_devdata
*sm
)
1112 return sm
->gpio
.registered
;
1115 static inline int sm501_register_gpio(struct sm501_devdata
*sm
)
1120 static inline void sm501_gpio_remove(struct sm501_devdata
*sm
)
1124 static inline int sm501_gpio_isregistered(struct sm501_devdata
*sm
)
1130 static int sm501_register_gpio_i2c_instance(struct sm501_devdata
*sm
,
1131 struct sm501_platdata_gpio_i2c
*iic
)
1133 struct i2c_gpio_platform_data
*icd
;
1134 struct platform_device
*pdev
;
1135 struct gpiod_lookup_table
*lookup
;
1137 pdev
= sm501_create_subdev(sm
, "i2c-gpio", 0,
1138 sizeof(struct i2c_gpio_platform_data
));
1142 /* Create a gpiod lookup using gpiochip-local offsets */
1143 lookup
= devm_kzalloc(&pdev
->dev
, struct_size(lookup
, table
, 3),
1148 lookup
->dev_id
= "i2c-gpio";
1149 if (iic
->pin_sda
< 32)
1150 lookup
->table
[0].chip_label
= "SM501-LOW";
1152 lookup
->table
[0].chip_label
= "SM501-HIGH";
1153 lookup
->table
[0].chip_hwnum
= iic
->pin_sda
% 32;
1154 lookup
->table
[0].con_id
= NULL
;
1155 lookup
->table
[0].idx
= 0;
1156 lookup
->table
[0].flags
= GPIO_ACTIVE_HIGH
| GPIO_OPEN_DRAIN
;
1157 if (iic
->pin_scl
< 32)
1158 lookup
->table
[1].chip_label
= "SM501-LOW";
1160 lookup
->table
[1].chip_label
= "SM501-HIGH";
1161 lookup
->table
[1].chip_hwnum
= iic
->pin_scl
% 32;
1162 lookup
->table
[1].con_id
= NULL
;
1163 lookup
->table
[1].idx
= 1;
1164 lookup
->table
[1].flags
= GPIO_ACTIVE_HIGH
| GPIO_OPEN_DRAIN
;
1165 gpiod_add_lookup_table(lookup
);
1167 icd
= dev_get_platdata(&pdev
->dev
);
1168 icd
->timeout
= iic
->timeout
;
1169 icd
->udelay
= iic
->udelay
;
1171 /* note, we can't use either of the pin numbers, as the i2c-gpio
1172 * driver uses the platform.id field to generate the bus number
1173 * to register with the i2c core; The i2c core doesn't have enough
1174 * entries to deal with anything we currently use.
1177 pdev
->id
= iic
->bus_num
;
1179 dev_info(sm
->dev
, "registering i2c-%d: sda=%d, scl=%d\n",
1181 iic
->pin_sda
, iic
->pin_scl
);
1183 return sm501_register_device(sm
, pdev
);
1186 static int sm501_register_gpio_i2c(struct sm501_devdata
*sm
,
1187 struct sm501_platdata
*pdata
)
1189 struct sm501_platdata_gpio_i2c
*iic
= pdata
->gpio_i2c
;
1193 for (index
= 0; index
< pdata
->gpio_i2c_nr
; index
++, iic
++) {
1194 ret
= sm501_register_gpio_i2c_instance(sm
, iic
);
1204 * Debug attribute to attach to parent device to show core registers
1207 static ssize_t
sm501_dbg_regs(struct device
*dev
,
1208 struct device_attribute
*attr
, char *buff
)
1210 struct sm501_devdata
*sm
= dev_get_drvdata(dev
) ;
1215 for (reg
= 0x00; reg
< 0x70; reg
+= 4) {
1216 ret
= sprintf(ptr
, "%08x = %08x\n",
1217 reg
, smc501_readl(sm
->regs
+ reg
));
1225 static DEVICE_ATTR(dbg_regs
, 0444, sm501_dbg_regs
, NULL
);
1229 * Helper function for the init code to setup a register
1231 * clear the bits which are set in r->mask, and then set
1232 * the bits set in r->set.
1235 static inline void sm501_init_reg(struct sm501_devdata
*sm
,
1237 struct sm501_reg_init
*r
)
1241 tmp
= smc501_readl(sm
->regs
+ reg
);
1244 smc501_writel(tmp
, sm
->regs
+ reg
);
1249 * Setup core register values
1252 static void sm501_init_regs(struct sm501_devdata
*sm
,
1253 struct sm501_initdata
*init
)
1255 sm501_misc_control(sm
->dev
,
1256 init
->misc_control
.set
,
1257 init
->misc_control
.mask
);
1259 sm501_init_reg(sm
, SM501_MISC_TIMING
, &init
->misc_timing
);
1260 sm501_init_reg(sm
, SM501_GPIO31_0_CONTROL
, &init
->gpio_low
);
1261 sm501_init_reg(sm
, SM501_GPIO63_32_CONTROL
, &init
->gpio_high
);
1264 dev_info(sm
->dev
, "setting M1XCLK to %ld\n", init
->m1xclk
);
1265 sm501_set_clock(sm
->dev
, SM501_CLOCK_M1XCLK
, init
->m1xclk
);
1269 dev_info(sm
->dev
, "setting MCLK to %ld\n", init
->mclk
);
1270 sm501_set_clock(sm
->dev
, SM501_CLOCK_MCLK
, init
->mclk
);
1275 /* Check the PLL sources for the M1CLK and M1XCLK
1277 * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
1278 * there is a risk (see errata AB-5) that the SM501 will cease proper
1279 * function. If this happens, then it is likely the SM501 will
1283 static int sm501_check_clocks(struct sm501_devdata
*sm
)
1285 unsigned long pwrmode
= smc501_readl(sm
->regs
+ SM501_CURRENT_CLOCK
);
1286 unsigned long msrc
= (pwrmode
& SM501_POWERMODE_M_SRC
);
1287 unsigned long m1src
= (pwrmode
& SM501_POWERMODE_M1_SRC
);
1289 return ((msrc
== 0 && m1src
!= 0) || (msrc
!= 0 && m1src
== 0));
1292 static unsigned int sm501_mem_local
[] = {
1303 * Common init code for an SM501
1306 static int sm501_init_dev(struct sm501_devdata
*sm
)
1308 struct sm501_initdata
*idata
;
1309 struct sm501_platdata
*pdata
;
1310 resource_size_t mem_avail
;
1311 unsigned long dramctrl
;
1312 unsigned long devid
;
1315 mutex_init(&sm
->clock_lock
);
1316 spin_lock_init(&sm
->reg_lock
);
1318 INIT_LIST_HEAD(&sm
->devices
);
1320 devid
= smc501_readl(sm
->regs
+ SM501_DEVICEID
);
1322 if ((devid
& SM501_DEVICEID_IDMASK
) != SM501_DEVICEID_SM501
) {
1323 dev_err(sm
->dev
, "incorrect device id %08lx\n", devid
);
1328 smc501_writel(0, sm
->regs
+ SM501_IRQ_MASK
);
1330 dramctrl
= smc501_readl(sm
->regs
+ SM501_DRAM_CONTROL
);
1331 mem_avail
= sm501_mem_local
[(dramctrl
>> 13) & 0x7];
1333 dev_info(sm
->dev
, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
1334 sm
->regs
, devid
, (unsigned long)mem_avail
>> 20, sm
->irq
);
1336 sm
->rev
= devid
& SM501_DEVICEID_REVMASK
;
1338 sm501_dump_gate(sm
);
1340 ret
= device_create_file(sm
->dev
, &dev_attr_dbg_regs
);
1342 dev_err(sm
->dev
, "failed to create debug regs file\n");
1346 /* check to see if we have some device initialisation */
1348 pdata
= sm
->platdata
;
1349 idata
= pdata
? pdata
->init
: NULL
;
1352 sm501_init_regs(sm
, idata
);
1354 if (idata
->devices
& SM501_USE_USB_HOST
)
1355 sm501_register_usbhost(sm
, &mem_avail
);
1356 if (idata
->devices
& (SM501_USE_UART0
| SM501_USE_UART1
))
1357 sm501_register_uart(sm
, idata
->devices
);
1358 if (idata
->devices
& SM501_USE_GPIO
)
1359 sm501_register_gpio(sm
);
1362 if (pdata
&& pdata
->gpio_i2c
&& pdata
->gpio_i2c_nr
> 0) {
1363 if (!sm501_gpio_isregistered(sm
))
1364 dev_err(sm
->dev
, "no gpio available for i2c gpio.\n");
1366 sm501_register_gpio_i2c(sm
, pdata
);
1369 ret
= sm501_check_clocks(sm
);
1371 dev_err(sm
->dev
, "M1X and M clocks sourced from different "
1376 /* always create a framebuffer */
1377 sm501_register_display(sm
, &mem_avail
);
1382 static int sm501_plat_probe(struct platform_device
*dev
)
1384 struct sm501_devdata
*sm
;
1387 sm
= kzalloc(sizeof(*sm
), GFP_KERNEL
);
1393 sm
->dev
= &dev
->dev
;
1394 sm
->pdev_id
= dev
->id
;
1395 sm
->platdata
= dev_get_platdata(&dev
->dev
);
1397 ret
= platform_get_irq(dev
, 0);
1402 sm
->io_res
= platform_get_resource(dev
, IORESOURCE_MEM
, 1);
1403 sm
->mem_res
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
1404 if (!sm
->io_res
|| !sm
->mem_res
) {
1405 dev_err(&dev
->dev
, "failed to get IO resource\n");
1410 sm
->regs_claim
= request_mem_region(sm
->io_res
->start
,
1412 if (!sm
->regs_claim
) {
1413 dev_err(&dev
->dev
, "cannot claim registers\n");
1418 platform_set_drvdata(dev
, sm
);
1420 sm
->regs
= ioremap(sm
->io_res
->start
, resource_size(sm
->io_res
));
1422 dev_err(&dev
->dev
, "cannot remap registers\n");
1427 return sm501_init_dev(sm
);
1430 release_resource(sm
->regs_claim
);
1431 kfree(sm
->regs_claim
);
1441 /* power management support */
1443 static void sm501_set_power(struct sm501_devdata
*sm
, int on
)
1445 struct sm501_platdata
*pd
= sm
->platdata
;
1450 if (pd
->get_power
) {
1451 if (pd
->get_power(sm
->dev
) == on
) {
1452 dev_dbg(sm
->dev
, "is already %d\n", on
);
1457 if (pd
->set_power
) {
1458 dev_dbg(sm
->dev
, "setting power to %d\n", on
);
1460 pd
->set_power(sm
->dev
, on
);
1461 sm501_mdelay(sm
, 10);
1465 static int sm501_plat_suspend(struct platform_device
*pdev
, pm_message_t state
)
1467 struct sm501_devdata
*sm
= platform_get_drvdata(pdev
);
1470 sm
->pm_misc
= smc501_readl(sm
->regs
+ SM501_MISC_CONTROL
);
1472 sm501_dump_regs(sm
);
1475 if (sm
->platdata
->flags
& SM501_FLAG_SUSPEND_OFF
)
1476 sm501_set_power(sm
, 0);
1482 static int sm501_plat_resume(struct platform_device
*pdev
)
1484 struct sm501_devdata
*sm
= platform_get_drvdata(pdev
);
1486 sm501_set_power(sm
, 1);
1488 sm501_dump_regs(sm
);
1489 sm501_dump_gate(sm
);
1492 /* check to see if we are in the same state as when suspended */
1494 if (smc501_readl(sm
->regs
+ SM501_MISC_CONTROL
) != sm
->pm_misc
) {
1495 dev_info(sm
->dev
, "SM501_MISC_CONTROL changed over sleep\n");
1496 smc501_writel(sm
->pm_misc
, sm
->regs
+ SM501_MISC_CONTROL
);
1498 /* our suspend causes the controller state to change,
1499 * either by something attempting setup, power loss,
1500 * or an external reset event on power change */
1502 if (sm
->platdata
&& sm
->platdata
->init
) {
1503 sm501_init_regs(sm
, sm
->platdata
->init
);
1507 /* dump our state from resume */
1509 sm501_dump_regs(sm
);
1517 #define sm501_plat_suspend NULL
1518 #define sm501_plat_resume NULL
1521 /* Initialisation data for PCI devices */
1523 static struct sm501_initdata sm501_pci_initdata
= {
1525 .set
= 0x3F000000, /* 24bit panel */
1529 .set
= 0x010100, /* SDRAM timing */
1533 .set
= SM501_MISC_PNL_24BIT
,
1537 .devices
= SM501_USE_ALL
,
1539 /* Errata AB-3 says that 72MHz is the fastest available
1540 * for 33MHZ PCI with proper bus-mastering operation */
1543 .m1xclk
= 144 * MHZ
,
1546 static struct sm501_platdata_fbsub sm501_pdata_fbsub
= {
1547 .flags
= (SM501FB_FLAG_USE_INIT_MODE
|
1548 SM501FB_FLAG_USE_HWCURSOR
|
1549 SM501FB_FLAG_USE_HWACCEL
|
1550 SM501FB_FLAG_DISABLE_AT_EXIT
),
1553 static struct sm501_platdata_fb sm501_fb_pdata
= {
1554 .fb_route
= SM501_FB_OWN
,
1555 .fb_crt
= &sm501_pdata_fbsub
,
1556 .fb_pnl
= &sm501_pdata_fbsub
,
1559 static struct sm501_platdata sm501_pci_platdata
= {
1560 .init
= &sm501_pci_initdata
,
1561 .fb
= &sm501_fb_pdata
,
1565 static int sm501_pci_probe(struct pci_dev
*dev
,
1566 const struct pci_device_id
*id
)
1568 struct sm501_devdata
*sm
;
1571 sm
= kzalloc(sizeof(*sm
), GFP_KERNEL
);
1577 /* set a default set of platform data */
1578 dev
->dev
.platform_data
= sm
->platdata
= &sm501_pci_platdata
;
1580 /* set a hopefully unique id for our child platform devices */
1581 sm
->pdev_id
= 32 + dev
->devfn
;
1583 pci_set_drvdata(dev
, sm
);
1585 err
= pci_enable_device(dev
);
1587 dev_err(&dev
->dev
, "cannot enable device\n");
1591 sm
->dev
= &dev
->dev
;
1595 /* if the system is big-endian, we most probably have a
1596 * translation in the IO layer making the PCI bus little endian
1597 * so make the framebuffer swapped pixels */
1599 sm501_fb_pdata
.flags
|= SM501_FBPD_SWAP_FB_ENDIAN
;
1602 /* check our resources */
1604 if (!(pci_resource_flags(dev
, 0) & IORESOURCE_MEM
)) {
1605 dev_err(&dev
->dev
, "region #0 is not memory?\n");
1610 if (!(pci_resource_flags(dev
, 1) & IORESOURCE_MEM
)) {
1611 dev_err(&dev
->dev
, "region #1 is not memory?\n");
1616 /* make our resources ready for sharing */
1618 sm
->io_res
= &dev
->resource
[1];
1619 sm
->mem_res
= &dev
->resource
[0];
1621 sm
->regs_claim
= request_mem_region(sm
->io_res
->start
,
1623 if (!sm
->regs_claim
) {
1624 dev_err(&dev
->dev
, "cannot claim registers\n");
1629 sm
->regs
= pci_ioremap_bar(dev
, 1);
1631 dev_err(&dev
->dev
, "cannot remap registers\n");
1640 release_resource(sm
->regs_claim
);
1641 kfree(sm
->regs_claim
);
1643 pci_disable_device(dev
);
1650 static void sm501_remove_sub(struct sm501_devdata
*sm
,
1651 struct sm501_device
*smdev
)
1653 list_del(&smdev
->list
);
1654 platform_device_unregister(&smdev
->pdev
);
1657 static void sm501_dev_remove(struct sm501_devdata
*sm
)
1659 struct sm501_device
*smdev
, *tmp
;
1661 list_for_each_entry_safe(smdev
, tmp
, &sm
->devices
, list
)
1662 sm501_remove_sub(sm
, smdev
);
1664 device_remove_file(sm
->dev
, &dev_attr_dbg_regs
);
1666 sm501_gpio_remove(sm
);
1669 static void sm501_pci_remove(struct pci_dev
*dev
)
1671 struct sm501_devdata
*sm
= pci_get_drvdata(dev
);
1673 sm501_dev_remove(sm
);
1676 release_resource(sm
->regs_claim
);
1677 kfree(sm
->regs_claim
);
1679 pci_disable_device(dev
);
1682 static int sm501_plat_remove(struct platform_device
*dev
)
1684 struct sm501_devdata
*sm
= platform_get_drvdata(dev
);
1686 sm501_dev_remove(sm
);
1689 release_resource(sm
->regs_claim
);
1690 kfree(sm
->regs_claim
);
1695 static const struct pci_device_id sm501_pci_tbl
[] = {
1696 { 0x126f, 0x0501, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, 0 },
1700 MODULE_DEVICE_TABLE(pci
, sm501_pci_tbl
);
1702 static struct pci_driver sm501_pci_driver
= {
1704 .id_table
= sm501_pci_tbl
,
1705 .probe
= sm501_pci_probe
,
1706 .remove
= sm501_pci_remove
,
1709 MODULE_ALIAS("platform:sm501");
1711 static const struct of_device_id of_sm501_match_tbl
[] = {
1712 { .compatible
= "smi,sm501", },
1715 MODULE_DEVICE_TABLE(of
, of_sm501_match_tbl
);
1717 static struct platform_driver sm501_plat_driver
= {
1720 .of_match_table
= of_sm501_match_tbl
,
1722 .probe
= sm501_plat_probe
,
1723 .remove
= sm501_plat_remove
,
1724 .suspend
= sm501_plat_suspend
,
1725 .resume
= sm501_plat_resume
,
1728 static int __init
sm501_base_init(void)
1730 platform_driver_register(&sm501_plat_driver
);
1731 return pci_register_driver(&sm501_pci_driver
);
1734 static void __exit
sm501_base_exit(void)
1736 platform_driver_unregister(&sm501_plat_driver
);
1737 pci_unregister_driver(&sm501_pci_driver
);
1740 module_init(sm501_base_init
);
1741 module_exit(sm501_base_exit
);
1743 MODULE_DESCRIPTION("SM501 Core Driver");
1744 MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
1745 MODULE_LICENSE("GPL v2");