2 * linux/arch/arm/mm/proc-mohawk.S: MMU functions for Marvell PJ1 core
4 * PJ1 (codename Mohawk) is a hybrid of the xscale3 and Marvell's own core.
6 * Heavily based on proc-arm926.S and proc-xsc3.S
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 #include <linux/linkage.h>
24 #include <linux/init.h>
25 #include <asm/assembler.h>
26 #include <asm/hwcap.h>
27 #include <asm/pgtable-hwdef.h>
28 #include <asm/pgtable.h>
30 #include <asm/ptrace.h>
31 #include "proc-macros.S"
34 * This is the maximum size of an area which will be flushed. If the
35 * area is larger than this, then we flush the whole cache.
37 #define CACHE_DLIMIT 32768
40 * The cache line size of the L1 D cache.
42 #define CACHE_DLINESIZE 32
45 * cpu_mohawk_proc_init()
47 ENTRY(cpu_mohawk_proc_init)
51 * cpu_mohawk_proc_fin()
53 ENTRY(cpu_mohawk_proc_fin)
54 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
55 bic r0, r0, #0x1800 @ ...iz...........
56 bic r0, r0, #0x0006 @ .............ca.
57 mcr p15, 0, r0, c1, c0, 0 @ disable caches
61 * cpu_mohawk_reset(loc)
63 * Perform a soft reset of the system. Put the CPU into the
64 * same state as it would be if it had been reset, and branch
65 * to what would be the reset vector.
67 * loc: location to jump to for soft reset
72 .pushsection .idmap.text, "ax"
73 ENTRY(cpu_mohawk_reset)
75 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
76 mcr p15, 0, ip, c7, c10, 4 @ drain WB
77 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
78 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
79 bic ip, ip, #0x0007 @ .............cam
80 bic ip, ip, #0x1100 @ ...i...s........
81 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
83 ENDPROC(cpu_mohawk_reset)
87 * cpu_mohawk_do_idle()
89 * Called with IRQs disabled
92 ENTRY(cpu_mohawk_do_idle)
94 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
95 mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
101 * Unconditionally clean and invalidate the entire icache.
103 ENTRY(mohawk_flush_icache_all)
105 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
107 ENDPROC(mohawk_flush_icache_all)
110 * flush_user_cache_all()
112 * Clean and invalidate all cache entries in a particular
115 ENTRY(mohawk_flush_user_cache_all)
119 * flush_kern_cache_all()
121 * Clean and invalidate the entire cache.
123 ENTRY(mohawk_flush_kern_cache_all)
127 mcr p15, 0, ip, c7, c14, 0 @ clean & invalidate all D cache
129 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
130 mcrne p15, 0, ip, c7, c10, 0 @ drain write buffer
134 * flush_user_cache_range(start, end, flags)
136 * Clean and invalidate a range of cache entries in the
137 * specified address range.
139 * - start - start address (inclusive)
140 * - end - end address (exclusive)
141 * - flags - vm_flags describing address space
145 ENTRY(mohawk_flush_user_cache_range)
147 sub r3, r1, r0 @ calculate total size
148 cmp r3, #CACHE_DLIMIT
149 bgt __flush_whole_cache
151 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
152 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
153 add r0, r0, #CACHE_DLINESIZE
154 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
155 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
156 add r0, r0, #CACHE_DLINESIZE
160 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
164 * coherent_kern_range(start, end)
166 * Ensure coherency between the Icache and the Dcache in the
167 * region described by start, end. If you have non-snooping
168 * Harvard caches, you need to implement this function.
170 * - start - virtual start address
171 * - end - virtual end address
173 ENTRY(mohawk_coherent_kern_range)
177 * coherent_user_range(start, end)
179 * Ensure coherency between the Icache and the Dcache in the
180 * region described by start, end. If you have non-snooping
181 * Harvard caches, you need to implement this function.
183 * - start - virtual start address
184 * - end - virtual end address
188 ENTRY(mohawk_coherent_user_range)
189 bic r0, r0, #CACHE_DLINESIZE - 1
190 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
191 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
192 add r0, r0, #CACHE_DLINESIZE
195 mcr p15, 0, r0, c7, c10, 4 @ drain WB
200 * flush_kern_dcache_area(void *addr, size_t size)
202 * Ensure no D cache aliasing occurs, either with itself or
205 * - addr - kernel address
206 * - size - region size
208 ENTRY(mohawk_flush_kern_dcache_area)
210 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
211 add r0, r0, #CACHE_DLINESIZE
215 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
216 mcr p15, 0, r0, c7, c10, 4 @ drain WB
220 * dma_inv_range(start, end)
222 * Invalidate (discard) the specified virtual address range.
223 * May not write back any entries. If 'start' or 'end'
224 * are not cache line aligned, those lines must be written
227 * - start - virtual start address
228 * - end - virtual end address
232 mohawk_dma_inv_range:
233 tst r0, #CACHE_DLINESIZE - 1
234 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
235 tst r1, #CACHE_DLINESIZE - 1
236 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
237 bic r0, r0, #CACHE_DLINESIZE - 1
238 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
239 add r0, r0, #CACHE_DLINESIZE
242 mcr p15, 0, r0, c7, c10, 4 @ drain WB
246 * dma_clean_range(start, end)
248 * Clean the specified virtual address range.
250 * - start - virtual start address
251 * - end - virtual end address
255 mohawk_dma_clean_range:
256 bic r0, r0, #CACHE_DLINESIZE - 1
257 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
258 add r0, r0, #CACHE_DLINESIZE
261 mcr p15, 0, r0, c7, c10, 4 @ drain WB
265 * dma_flush_range(start, end)
267 * Clean and invalidate the specified virtual address range.
269 * - start - virtual start address
270 * - end - virtual end address
272 ENTRY(mohawk_dma_flush_range)
273 bic r0, r0, #CACHE_DLINESIZE - 1
275 mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
276 add r0, r0, #CACHE_DLINESIZE
279 mcr p15, 0, r0, c7, c10, 4 @ drain WB
283 * dma_map_area(start, size, dir)
284 * - start - kernel virtual start address
285 * - size - size of region
286 * - dir - DMA direction
288 ENTRY(mohawk_dma_map_area)
290 cmp r2, #DMA_TO_DEVICE
291 beq mohawk_dma_clean_range
292 bcs mohawk_dma_inv_range
293 b mohawk_dma_flush_range
294 ENDPROC(mohawk_dma_map_area)
297 * dma_unmap_area(start, size, dir)
298 * - start - kernel virtual start address
299 * - size - size of region
300 * - dir - DMA direction
302 ENTRY(mohawk_dma_unmap_area)
304 ENDPROC(mohawk_dma_unmap_area)
306 @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
307 define_cache_functions mohawk
309 ENTRY(cpu_mohawk_dcache_clean_area)
310 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
311 add r0, r0, #CACHE_DLINESIZE
312 subs r1, r1, #CACHE_DLINESIZE
314 mcr p15, 0, r0, c7, c10, 4 @ drain WB
318 * cpu_mohawk_switch_mm(pgd)
320 * Set the translation base pointer to be as described by pgd.
322 * pgd: new page tables
325 ENTRY(cpu_mohawk_switch_mm)
327 mcr p15, 0, ip, c7, c14, 0 @ clean & invalidate all D cache
328 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
329 mcr p15, 0, ip, c7, c10, 4 @ drain WB
330 orr r0, r0, #0x18 @ cache the page table in L2
331 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
332 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
336 * cpu_mohawk_set_pte_ext(ptep, pte, ext)
338 * Set a PTE and flush it out
341 ENTRY(cpu_mohawk_set_pte_ext)
344 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
345 mcr p15, 0, r0, c7, c10, 4 @ drain WB
348 .globl cpu_mohawk_suspend_size
349 .equ cpu_mohawk_suspend_size, 4 * 6
350 #ifdef CONFIG_PM_SLEEP
351 ENTRY(cpu_mohawk_do_suspend)
352 stmfd sp!, {r4 - r9, lr}
353 mrc p14, 0, r4, c6, c0, 0 @ clock configuration, for turbo mode
354 mrc p15, 0, r5, c15, c1, 0 @ CP access reg
355 mrc p15, 0, r6, c13, c0, 0 @ PID
356 mrc p15, 0, r7, c3, c0, 0 @ domain ID
357 mrc p15, 0, r8, c1, c0, 1 @ auxiliary control reg
358 mrc p15, 0, r9, c1, c0, 0 @ control reg
359 bic r4, r4, #2 @ clear frequency change bit
360 stmia r0, {r4 - r9} @ store cp regs
361 ldmia sp!, {r4 - r9, pc}
362 ENDPROC(cpu_mohawk_do_suspend)
364 ENTRY(cpu_mohawk_do_resume)
365 ldmia r0, {r4 - r9} @ load cp regs
367 mcr p15, 0, ip, c7, c7, 0 @ invalidate I & D caches, BTB
368 mcr p15, 0, ip, c7, c10, 4 @ drain write (&fill) buffer
369 mcr p15, 0, ip, c7, c5, 4 @ flush prefetch buffer
370 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
371 mcr p14, 0, r4, c6, c0, 0 @ clock configuration, turbo mode.
372 mcr p15, 0, r5, c15, c1, 0 @ CP access reg
373 mcr p15, 0, r6, c13, c0, 0 @ PID
374 mcr p15, 0, r7, c3, c0, 0 @ domain ID
375 orr r1, r1, #0x18 @ cache the page table in L2
376 mcr p15, 0, r1, c2, c0, 0 @ translation table base addr
377 mcr p15, 0, r8, c1, c0, 1 @ auxiliary control reg
378 mov r0, r9 @ control register
380 ENDPROC(cpu_mohawk_do_resume)
385 .type __mohawk_setup, #function
388 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches
389 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
390 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs
391 orr r4, r4, #0x18 @ cache the page table in L2
392 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
394 mov r0, #0 @ don't allow CP access
395 mcr p15, 0, r0, c15, c1, 0 @ write CP access register
399 mrc p15, 0, r0, c1, c0 @ get control register
404 .size __mohawk_setup, . - __mohawk_setup
408 * .RVI ZFRS BLDP WCAM
409 * .011 1001 ..00 0101
412 .type mohawk_crval, #object
414 crval clear=0x00007f3f, mmuset=0x00003905, ucset=0x00001134
418 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
419 define_processor_functions mohawk, dabort=v5t_early_abort, pabort=legacy_pabort
423 string cpu_arch_name, "armv5te"
424 string cpu_elf_name, "v5"
425 string cpu_mohawk_name, "Marvell 88SV331x"
429 .section ".proc.info.init", #alloc, #execinstr
431 .type __88sv331x_proc_info,#object
432 __88sv331x_proc_info:
433 .long 0x56158000 @ Marvell 88SV331x (MOHAWK)
435 .long PMD_TYPE_SECT | \
436 PMD_SECT_BUFFERABLE | \
437 PMD_SECT_CACHEABLE | \
439 PMD_SECT_AP_WRITE | \
441 .long PMD_TYPE_SECT | \
443 PMD_SECT_AP_WRITE | \
448 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
449 .long cpu_mohawk_name
450 .long mohawk_processor_functions
453 .long mohawk_cache_fns
454 .size __88sv331x_proc_info, . - __88sv331x_proc_info