2 * arch/m68k/q40/config.c
4 * Copyright (C) 1999 Richard Zidlicky
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file README.legal in the main directory of this archive
15 #include <linux/types.h>
16 #include <linux/kernel.h>
18 #include <linux/tty.h>
19 #include <linux/console.h>
20 #include <linux/linkage.h>
21 #include <linux/init.h>
22 #include <linux/major.h>
23 #include <linux/serial_reg.h>
24 #include <linux/rtc.h>
25 #include <linux/vt_kern.h>
26 #include <linux/bcd.h>
27 #include <linux/platform_device.h>
31 #include <asm/bootinfo.h>
32 #include <asm/pgtable.h>
33 #include <asm/setup.h>
35 #include <asm/traps.h>
36 #include <asm/machdep.h>
37 #include <asm/q40_master.h>
39 extern void q40_init_IRQ(void);
40 static void q40_get_model(char *model
);
41 extern void q40_sched_init(irq_handler_t handler
);
43 static unsigned long q40_gettimeoffset(void);
44 static int q40_hwclk(int, struct rtc_time
*);
45 static unsigned int q40_get_ss(void);
46 static int q40_set_clock_mmss(unsigned long);
47 static int q40_get_rtc_pll(struct rtc_pll_info
*pll
);
48 static int q40_set_rtc_pll(struct rtc_pll_info
*pll
);
50 extern void q40_mksound(unsigned int /*freq*/, unsigned int /*ticks*/);
52 static void q40_mem_console_write(struct console
*co
, const char *b
,
57 static struct console q40_console_driver
= {
59 .write
= q40_mem_console_write
,
60 .flags
= CON_PRINTBUFFER
,
65 /* early debugging function:*/
66 extern char *q40_mem_cptr
; /*=(char *)0xff020000;*/
69 static void q40_mem_console_write(struct console
*co
, const char *s
,
74 if (count
< _cpleft
) {
83 static int __init
q40_debug_setup(char *arg
)
85 /* useful for early debugging stages - writes kernel messages into SRAM */
86 if (MACH_IS_Q40
&& !strncmp(arg
, "mem", 3)) {
87 /*printk("using NVRAM debug, q40_mem_cptr=%p\n",q40_mem_cptr);*/
88 _cpleft
= 2000 - ((long)q40_mem_cptr
-0xff020000) / 4;
89 register_console(&q40_console_driver
);
94 early_param("debug", q40_debug_setup
);
97 void printq40(char *str
)
100 char *p
= q40_mem_cptr
;
102 while (l
-- > 0 && _cpleft
-- > 0) {
112 #ifdef CONFIG_HEARTBEAT
113 static void q40_heartbeat(int on
)
125 static void q40_reset(void)
128 printk("\n\n*******************************************\n"
129 "Called q40_reset : press the RESET button!!\n"
130 "*******************************************\n");
136 static void q40_halt(void)
139 printk("\n\n*******************\n"
141 "*******************\n");
147 static void q40_get_model(char *model
)
149 sprintf(model
, "Q40");
152 static unsigned int serports
[] =
154 0x3f8,0x2f8,0x3e8,0x2e8,0
157 static void q40_disable_irqs(void)
162 while ((i
= serports
[j
++]))
163 outb(0, i
+ UART_IER
);
164 master_outb(0, EXT_ENABLE_REG
);
165 master_outb(0, KEY_IRQ_ENABLE_REG
);
168 void __init
config_q40(void)
170 mach_sched_init
= q40_sched_init
;
172 mach_init_IRQ
= q40_init_IRQ
;
173 mach_gettimeoffset
= q40_gettimeoffset
;
174 mach_hwclk
= q40_hwclk
;
175 mach_get_ss
= q40_get_ss
;
176 mach_get_rtc_pll
= q40_get_rtc_pll
;
177 mach_set_rtc_pll
= q40_set_rtc_pll
;
178 mach_set_clock_mmss
= q40_set_clock_mmss
;
180 mach_reset
= q40_reset
;
181 mach_get_model
= q40_get_model
;
183 #if defined(CONFIG_INPUT_M68K_BEEP) || defined(CONFIG_INPUT_M68K_BEEP_MODULE)
184 mach_beep
= q40_mksound
;
186 #ifdef CONFIG_HEARTBEAT
187 mach_heartbeat
= q40_heartbeat
;
189 mach_halt
= q40_halt
;
191 /* disable a few things that SMSQ might have left enabled */
194 /* no DMA at all, but ide-scsi requires it.. make sure
195 * all physical RAM fits into the boundary - otherwise
196 * allocator may play costly and useless tricks */
197 mach_max_dma_address
= 1024*1024*1024;
201 int q40_parse_bootinfo(const struct bi_record
*rec
)
207 static unsigned long q40_gettimeoffset(void)
209 return 5000 * (ql_ticks
!= 0);
214 * Looks like op is non-zero for setting the clock, and zero for
217 * struct hwclk_time {
218 * unsigned sec; 0..59
219 * unsigned min; 0..59
220 * unsigned hour; 0..23
221 * unsigned day; 1..31
222 * unsigned mon; 0..11
223 * unsigned year; 00...
224 * int wday; 0..6, 0 is Sunday, -1 means unknown/don't set
228 static int q40_hwclk(int op
, struct rtc_time
*t
)
232 Q40_RTC_CTRL
|= Q40_RTC_WRITE
;
234 Q40_RTC_SECS
= bin2bcd(t
->tm_sec
);
235 Q40_RTC_MINS
= bin2bcd(t
->tm_min
);
236 Q40_RTC_HOUR
= bin2bcd(t
->tm_hour
);
237 Q40_RTC_DATE
= bin2bcd(t
->tm_mday
);
238 Q40_RTC_MNTH
= bin2bcd(t
->tm_mon
+ 1);
239 Q40_RTC_YEAR
= bin2bcd(t
->tm_year
%100);
241 Q40_RTC_DOW
= bin2bcd(t
->tm_wday
+1);
243 Q40_RTC_CTRL
&= ~(Q40_RTC_WRITE
);
246 Q40_RTC_CTRL
|= Q40_RTC_READ
;
248 t
->tm_year
= bcd2bin (Q40_RTC_YEAR
);
249 t
->tm_mon
= bcd2bin (Q40_RTC_MNTH
)-1;
250 t
->tm_mday
= bcd2bin (Q40_RTC_DATE
);
251 t
->tm_hour
= bcd2bin (Q40_RTC_HOUR
);
252 t
->tm_min
= bcd2bin (Q40_RTC_MINS
);
253 t
->tm_sec
= bcd2bin (Q40_RTC_SECS
);
255 Q40_RTC_CTRL
&= ~(Q40_RTC_READ
);
259 t
->tm_wday
= bcd2bin(Q40_RTC_DOW
)-1;
265 static unsigned int q40_get_ss(void)
267 return bcd2bin(Q40_RTC_SECS
);
271 * Set the minutes and seconds from seconds value 'nowtime'. Fail if
272 * clock is out by > 30 minutes. Logic lifted from atari code.
275 static int q40_set_clock_mmss(unsigned long nowtime
)
278 short real_seconds
= nowtime
% 60, real_minutes
= (nowtime
/ 60) % 60;
282 rtc_minutes
= bcd2bin(Q40_RTC_MINS
);
284 if ((rtc_minutes
< real_minutes
?
285 real_minutes
- rtc_minutes
:
286 rtc_minutes
- real_minutes
) < 30) {
287 Q40_RTC_CTRL
|= Q40_RTC_WRITE
;
288 Q40_RTC_MINS
= bin2bcd(real_minutes
);
289 Q40_RTC_SECS
= bin2bcd(real_seconds
);
290 Q40_RTC_CTRL
&= ~(Q40_RTC_WRITE
);
298 /* get and set PLL calibration of RTC clock */
299 #define Q40_RTC_PLL_MASK ((1<<5)-1)
300 #define Q40_RTC_PLL_SIGN (1<<5)
302 static int q40_get_rtc_pll(struct rtc_pll_info
*pll
)
304 int tmp
= Q40_RTC_CTRL
;
306 pll
->pll_value
= tmp
& Q40_RTC_PLL_MASK
;
307 if (tmp
& Q40_RTC_PLL_SIGN
)
308 pll
->pll_value
= -pll
->pll_value
;
311 pll
->pll_posmult
= 512;
312 pll
->pll_negmult
= 256;
313 pll
->pll_clock
= 125829120;
318 static int q40_set_rtc_pll(struct rtc_pll_info
*pll
)
320 if (!pll
->pll_ctrl
) {
321 /* the docs are a bit unclear so I am doublesetting */
322 /* RTC_WRITE here ... */
323 int tmp
= (pll
->pll_value
& 31) | (pll
->pll_value
<0 ? 32 : 0) |
325 Q40_RTC_CTRL
|= Q40_RTC_WRITE
;
327 Q40_RTC_CTRL
&= ~(Q40_RTC_WRITE
);
333 static __init
int q40_add_kbd_device(void)
335 struct platform_device
*pdev
;
340 pdev
= platform_device_register_simple("q40kbd", -1, NULL
, 0);
342 return PTR_ERR(pdev
);
346 arch_initcall(q40_add_kbd_device
);