1 // SPDX-License-Identifier: GPL-1.0+
3 * Device driver for Microgate SyncLink GT serial adapters.
5 * written by Paul Fulghum for Microgate Corporation
8 * Microgate and SyncLink are trademarks of Microgate Corporation
10 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
11 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
12 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
13 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
14 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
15 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
16 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
17 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
18 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
19 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
20 * OF THE POSSIBILITY OF SUCH DAMAGE.
24 * DEBUG OUTPUT DEFINITIONS
26 * uncomment lines below to enable specific types of debug output
28 * DBGINFO information - most verbose output
29 * DBGERR serious errors
30 * DBGBH bottom half service routine debugging
31 * DBGISR interrupt service routine debugging
32 * DBGDATA output receive and transmit data
33 * DBGTBUF output transmit DMA buffers and registers
34 * DBGRBUF output receive DMA buffers and registers
37 #define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
38 #define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
39 #define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
40 #define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
41 #define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
42 /*#define DBGTBUF(info) dump_tbufs(info)*/
43 /*#define DBGRBUF(info) dump_rbufs(info)*/
46 #include <linux/module.h>
47 #include <linux/errno.h>
48 #include <linux/signal.h>
49 #include <linux/sched.h>
50 #include <linux/timer.h>
51 #include <linux/interrupt.h>
52 #include <linux/pci.h>
53 #include <linux/tty.h>
54 #include <linux/tty_flip.h>
55 #include <linux/serial.h>
56 #include <linux/major.h>
57 #include <linux/string.h>
58 #include <linux/fcntl.h>
59 #include <linux/ptrace.h>
60 #include <linux/ioport.h>
62 #include <linux/seq_file.h>
63 #include <linux/slab.h>
64 #include <linux/netdevice.h>
65 #include <linux/vmalloc.h>
66 #include <linux/init.h>
67 #include <linux/delay.h>
68 #include <linux/ioctl.h>
69 #include <linux/termios.h>
70 #include <linux/bitops.h>
71 #include <linux/workqueue.h>
72 #include <linux/hdlc.h>
73 #include <linux/synclink.h>
78 #include <asm/types.h>
79 #include <linux/uaccess.h>
81 #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
82 #define SYNCLINK_GENERIC_HDLC 1
84 #define SYNCLINK_GENERIC_HDLC 0
88 * module identification
90 static char *driver_name
= "SyncLink GT";
91 static char *slgt_driver_name
= "synclink_gt";
92 static char *tty_dev_prefix
= "ttySLG";
93 MODULE_LICENSE("GPL");
94 #define MGSL_MAGIC 0x5401
95 #define MAX_DEVICES 32
97 static const struct pci_device_id pci_table
[] = {
98 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
99 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT2_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
100 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT4_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
101 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_AC_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
102 {0,}, /* terminate list */
104 MODULE_DEVICE_TABLE(pci
, pci_table
);
106 static int init_one(struct pci_dev
*dev
,const struct pci_device_id
*ent
);
107 static void remove_one(struct pci_dev
*dev
);
108 static struct pci_driver pci_driver
= {
109 .name
= "synclink_gt",
110 .id_table
= pci_table
,
112 .remove
= remove_one
,
115 static bool pci_registered
;
118 * module configuration and status
120 static struct slgt_info
*slgt_device_list
;
121 static int slgt_device_count
;
124 static int debug_level
;
125 static int maxframe
[MAX_DEVICES
];
127 module_param(ttymajor
, int, 0);
128 module_param(debug_level
, int, 0);
129 module_param_array(maxframe
, int, NULL
, 0);
131 MODULE_PARM_DESC(ttymajor
, "TTY major device number override: 0=auto assigned");
132 MODULE_PARM_DESC(debug_level
, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
133 MODULE_PARM_DESC(maxframe
, "Maximum frame size used by device (4096 to 65535)");
136 * tty support and callbacks
138 static struct tty_driver
*serial_driver
;
140 static int open(struct tty_struct
*tty
, struct file
* filp
);
141 static void close(struct tty_struct
*tty
, struct file
* filp
);
142 static void hangup(struct tty_struct
*tty
);
143 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
);
145 static int write(struct tty_struct
*tty
, const unsigned char *buf
, int count
);
146 static int put_char(struct tty_struct
*tty
, unsigned char ch
);
147 static void send_xchar(struct tty_struct
*tty
, char ch
);
148 static void wait_until_sent(struct tty_struct
*tty
, int timeout
);
149 static int write_room(struct tty_struct
*tty
);
150 static void flush_chars(struct tty_struct
*tty
);
151 static void flush_buffer(struct tty_struct
*tty
);
152 static void tx_hold(struct tty_struct
*tty
);
153 static void tx_release(struct tty_struct
*tty
);
155 static int ioctl(struct tty_struct
*tty
, unsigned int cmd
, unsigned long arg
);
156 static int chars_in_buffer(struct tty_struct
*tty
);
157 static void throttle(struct tty_struct
* tty
);
158 static void unthrottle(struct tty_struct
* tty
);
159 static int set_break(struct tty_struct
*tty
, int break_state
);
162 * generic HDLC support and callbacks
164 #if SYNCLINK_GENERIC_HDLC
165 #define dev_to_port(D) (dev_to_hdlc(D)->priv)
166 static void hdlcdev_tx_done(struct slgt_info
*info
);
167 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
);
168 static int hdlcdev_init(struct slgt_info
*info
);
169 static void hdlcdev_exit(struct slgt_info
*info
);
174 * device specific structures, macros and functions
177 #define SLGT_MAX_PORTS 4
178 #define SLGT_REG_SIZE 256
181 * conditional wait facility
184 struct cond_wait
*next
;
186 wait_queue_entry_t wait
;
189 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
);
190 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
191 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
192 static void flush_cond_wait(struct cond_wait
**head
);
195 * DMA buffer descriptor and access macros
201 __le32 pbuf
; /* physical address of data buffer */
202 __le32 next
; /* physical address of next descriptor */
204 /* driver book keeping */
205 char *buf
; /* virtual address of data buffer */
206 unsigned int pdesc
; /* physical address of this descriptor */
207 dma_addr_t buf_dma_addr
;
208 unsigned short buf_count
;
211 #define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
212 #define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
213 #define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
214 #define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
215 #define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
216 #define desc_count(a) (le16_to_cpu((a).count))
217 #define desc_status(a) (le16_to_cpu((a).status))
218 #define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
219 #define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
220 #define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
221 #define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
222 #define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
224 struct _input_signal_events
{
236 * device instance data structure
239 void *if_ptr
; /* General purpose pointer (used by SPPP) */
240 struct tty_port port
;
242 struct slgt_info
*next_device
; /* device list link */
246 char device_name
[25];
247 struct pci_dev
*pdev
;
249 int port_count
; /* count of ports on adapter */
250 int adapter_num
; /* adapter instance number */
251 int port_num
; /* port instance number */
253 /* array of pointers to port contexts on this adapter */
254 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
256 int line
; /* tty line instance number */
258 struct mgsl_icount icount
;
261 int x_char
; /* xon/xoff character */
262 unsigned int read_status_mask
;
263 unsigned int ignore_status_mask
;
265 wait_queue_head_t status_event_wait_q
;
266 wait_queue_head_t event_wait_q
;
267 struct timer_list tx_timer
;
268 struct timer_list rx_timer
;
270 unsigned int gpio_present
;
271 struct cond_wait
*gpio_wait_q
;
273 spinlock_t lock
; /* spinlock for synchronizing with ISR */
275 struct work_struct task
;
281 bool irq_requested
; /* true if IRQ requested */
282 bool irq_occurred
; /* for diagnostics use */
284 /* device configuration */
286 unsigned int bus_type
;
287 unsigned int irq_level
;
288 unsigned long irq_flags
;
290 unsigned char __iomem
* reg_addr
; /* memory mapped registers address */
292 bool reg_addr_requested
;
294 MGSL_PARAMS params
; /* communications parameters */
296 u32 max_frame_size
; /* as set by device config */
298 unsigned int rbuf_fill_level
;
300 unsigned int if_mode
;
301 unsigned int base_clock
;
313 unsigned char signals
; /* serial signal states */
314 int init_error
; /* initialization error */
316 unsigned char *tx_buf
;
320 bool drop_rts_on_tx_done
;
321 struct _input_signal_events input_signal_events
;
323 int dcd_chkcount
; /* check counts to prevent */
324 int cts_chkcount
; /* too many IRQs if a signal */
325 int dsr_chkcount
; /* is floating */
328 char *bufs
; /* virtual address of DMA buffer lists */
329 dma_addr_t bufs_dma_addr
; /* physical address of buffer descriptors */
331 unsigned int rbuf_count
;
332 struct slgt_desc
*rbufs
;
333 unsigned int rbuf_current
;
334 unsigned int rbuf_index
;
335 unsigned int rbuf_fill_index
;
336 unsigned short rbuf_fill_count
;
338 unsigned int tbuf_count
;
339 struct slgt_desc
*tbufs
;
340 unsigned int tbuf_current
;
341 unsigned int tbuf_start
;
343 unsigned char *tmp_rbuf
;
344 unsigned int tmp_rbuf_count
;
346 /* SPPP/Cisco HDLC device parts */
350 #if SYNCLINK_GENERIC_HDLC
351 struct net_device
*netdev
;
356 static MGSL_PARAMS default_params
= {
357 .mode
= MGSL_MODE_HDLC
,
359 .flags
= HDLC_FLAG_UNDERRUN_ABORT15
,
360 .encoding
= HDLC_ENCODING_NRZI_SPACE
,
363 .crc_type
= HDLC_CRC_16_CCITT
,
364 .preamble_length
= HDLC_PREAMBLE_LENGTH_8BITS
,
365 .preamble
= HDLC_PREAMBLE_PATTERN_NONE
,
369 .parity
= ASYNC_PARITY_NONE
374 #define BH_TRANSMIT 2
376 #define IO_PIN_SHUTDOWN_LIMIT 100
378 #define DMABUFSIZE 256
379 #define DESC_LIST_SIZE 4096
381 #define MASK_PARITY BIT1
382 #define MASK_FRAMING BIT0
383 #define MASK_BREAK BIT14
384 #define MASK_OVERRUN BIT4
386 #define GSR 0x00 /* global status */
387 #define JCR 0x04 /* JTAG control */
388 #define IODR 0x08 /* GPIO direction */
389 #define IOER 0x0c /* GPIO interrupt enable */
390 #define IOVR 0x10 /* GPIO value */
391 #define IOSR 0x14 /* GPIO interrupt status */
392 #define TDR 0x80 /* tx data */
393 #define RDR 0x80 /* rx data */
394 #define TCR 0x82 /* tx control */
395 #define TIR 0x84 /* tx idle */
396 #define TPR 0x85 /* tx preamble */
397 #define RCR 0x86 /* rx control */
398 #define VCR 0x88 /* V.24 control */
399 #define CCR 0x89 /* clock control */
400 #define BDR 0x8a /* baud divisor */
401 #define SCR 0x8c /* serial control */
402 #define SSR 0x8e /* serial status */
403 #define RDCSR 0x90 /* rx DMA control/status */
404 #define TDCSR 0x94 /* tx DMA control/status */
405 #define RDDAR 0x98 /* rx DMA descriptor address */
406 #define TDDAR 0x9c /* tx DMA descriptor address */
407 #define XSR 0x40 /* extended sync pattern */
408 #define XCR 0x44 /* extended control */
411 #define RXBREAK BIT14
412 #define IRQ_TXDATA BIT13
413 #define IRQ_TXIDLE BIT12
414 #define IRQ_TXUNDER BIT11 /* HDLC */
415 #define IRQ_RXDATA BIT10
416 #define IRQ_RXIDLE BIT9 /* HDLC */
417 #define IRQ_RXBREAK BIT9 /* async */
418 #define IRQ_RXOVER BIT8
423 #define IRQ_ALL 0x3ff0
424 #define IRQ_MASTER BIT0
426 #define slgt_irq_on(info, mask) \
427 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
428 #define slgt_irq_off(info, mask) \
429 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
431 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
);
432 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
);
433 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
);
434 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
);
435 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
);
436 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
);
438 static void msc_set_vcr(struct slgt_info
*info
);
440 static int startup(struct slgt_info
*info
);
441 static int block_til_ready(struct tty_struct
*tty
, struct file
* filp
,struct slgt_info
*info
);
442 static void shutdown(struct slgt_info
*info
);
443 static void program_hw(struct slgt_info
*info
);
444 static void change_params(struct slgt_info
*info
);
446 static int register_test(struct slgt_info
*info
);
447 static int irq_test(struct slgt_info
*info
);
448 static int loopback_test(struct slgt_info
*info
);
449 static int adapter_test(struct slgt_info
*info
);
451 static void reset_adapter(struct slgt_info
*info
);
452 static void reset_port(struct slgt_info
*info
);
453 static void async_mode(struct slgt_info
*info
);
454 static void sync_mode(struct slgt_info
*info
);
456 static void rx_stop(struct slgt_info
*info
);
457 static void rx_start(struct slgt_info
*info
);
458 static void reset_rbufs(struct slgt_info
*info
);
459 static void free_rbufs(struct slgt_info
*info
, unsigned int first
, unsigned int last
);
460 static void rdma_reset(struct slgt_info
*info
);
461 static bool rx_get_frame(struct slgt_info
*info
);
462 static bool rx_get_buf(struct slgt_info
*info
);
464 static void tx_start(struct slgt_info
*info
);
465 static void tx_stop(struct slgt_info
*info
);
466 static void tx_set_idle(struct slgt_info
*info
);
467 static unsigned int free_tbuf_count(struct slgt_info
*info
);
468 static unsigned int tbuf_bytes(struct slgt_info
*info
);
469 static void reset_tbufs(struct slgt_info
*info
);
470 static void tdma_reset(struct slgt_info
*info
);
471 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int count
);
473 static void get_signals(struct slgt_info
*info
);
474 static void set_signals(struct slgt_info
*info
);
475 static void enable_loopback(struct slgt_info
*info
);
476 static void set_rate(struct slgt_info
*info
, u32 data_rate
);
478 static int bh_action(struct slgt_info
*info
);
479 static void bh_handler(struct work_struct
*work
);
480 static void bh_transmit(struct slgt_info
*info
);
481 static void isr_serial(struct slgt_info
*info
);
482 static void isr_rdma(struct slgt_info
*info
);
483 static void isr_txeom(struct slgt_info
*info
, unsigned short status
);
484 static void isr_tdma(struct slgt_info
*info
);
486 static int alloc_dma_bufs(struct slgt_info
*info
);
487 static void free_dma_bufs(struct slgt_info
*info
);
488 static int alloc_desc(struct slgt_info
*info
);
489 static void free_desc(struct slgt_info
*info
);
490 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
491 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
493 static int alloc_tmp_rbuf(struct slgt_info
*info
);
494 static void free_tmp_rbuf(struct slgt_info
*info
);
496 static void tx_timeout(struct timer_list
*t
);
497 static void rx_timeout(struct timer_list
*t
);
502 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
);
503 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
504 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
505 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
);
506 static int set_txidle(struct slgt_info
*info
, int idle_mode
);
507 static int tx_enable(struct slgt_info
*info
, int enable
);
508 static int tx_abort(struct slgt_info
*info
);
509 static int rx_enable(struct slgt_info
*info
, int enable
);
510 static int modem_input_wait(struct slgt_info
*info
,int arg
);
511 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
);
512 static int tiocmget(struct tty_struct
*tty
);
513 static int tiocmset(struct tty_struct
*tty
,
514 unsigned int set
, unsigned int clear
);
515 static int set_break(struct tty_struct
*tty
, int break_state
);
516 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
);
517 static int set_interface(struct slgt_info
*info
, int if_mode
);
518 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
519 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
520 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
521 static int get_xsync(struct slgt_info
*info
, int __user
*if_mode
);
522 static int set_xsync(struct slgt_info
*info
, int if_mode
);
523 static int get_xctrl(struct slgt_info
*info
, int __user
*if_mode
);
524 static int set_xctrl(struct slgt_info
*info
, int if_mode
);
529 static void add_device(struct slgt_info
*info
);
530 static void device_init(int adapter_num
, struct pci_dev
*pdev
);
531 static int claim_resources(struct slgt_info
*info
);
532 static void release_resources(struct slgt_info
*info
);
551 static void trace_block(struct slgt_info
*info
, const char *data
, int count
, const char *label
)
555 printk("%s %s data:\n",info
->device_name
, label
);
557 linecount
= (count
> 16) ? 16 : count
;
558 for(i
=0; i
< linecount
; i
++)
559 printk("%02X ",(unsigned char)data
[i
]);
562 for(i
=0;i
<linecount
;i
++) {
563 if (data
[i
]>=040 && data
[i
]<=0176)
564 printk("%c",data
[i
]);
574 #define DBGDATA(info, buf, size, label)
578 static void dump_tbufs(struct slgt_info
*info
)
581 printk("tbuf_current=%d\n", info
->tbuf_current
);
582 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
583 printk("%d: count=%04X status=%04X\n",
584 i
, le16_to_cpu(info
->tbufs
[i
].count
), le16_to_cpu(info
->tbufs
[i
].status
));
588 #define DBGTBUF(info)
592 static void dump_rbufs(struct slgt_info
*info
)
595 printk("rbuf_current=%d\n", info
->rbuf_current
);
596 for (i
=0 ; i
< info
->rbuf_count
; i
++) {
597 printk("%d: count=%04X status=%04X\n",
598 i
, le16_to_cpu(info
->rbufs
[i
].count
), le16_to_cpu(info
->rbufs
[i
].status
));
602 #define DBGRBUF(info)
605 static inline int sanity_check(struct slgt_info
*info
, char *devname
, const char *name
)
609 printk("null struct slgt_info for (%s) in %s\n", devname
, name
);
612 if (info
->magic
!= MGSL_MAGIC
) {
613 printk("bad magic number struct slgt_info (%s) in %s\n", devname
, name
);
624 * line discipline callback wrappers
626 * The wrappers maintain line discipline references
627 * while calling into the line discipline.
629 * ldisc_receive_buf - pass receive data to line discipline
631 static void ldisc_receive_buf(struct tty_struct
*tty
,
632 const __u8
*data
, char *flags
, int count
)
634 struct tty_ldisc
*ld
;
637 ld
= tty_ldisc_ref(tty
);
639 if (ld
->ops
->receive_buf
)
640 ld
->ops
->receive_buf(tty
, data
, flags
, count
);
647 static int open(struct tty_struct
*tty
, struct file
*filp
)
649 struct slgt_info
*info
;
654 if (line
>= slgt_device_count
) {
655 DBGERR(("%s: open with invalid line #%d.\n", driver_name
, line
));
659 info
= slgt_device_list
;
660 while(info
&& info
->line
!= line
)
661 info
= info
->next_device
;
662 if (sanity_check(info
, tty
->name
, "open"))
664 if (info
->init_error
) {
665 DBGERR(("%s init error=%d\n", info
->device_name
, info
->init_error
));
669 tty
->driver_data
= info
;
670 info
->port
.tty
= tty
;
672 DBGINFO(("%s open, old ref count = %d\n", info
->device_name
, info
->port
.count
));
674 mutex_lock(&info
->port
.mutex
);
675 info
->port
.low_latency
= (info
->port
.flags
& ASYNC_LOW_LATENCY
) ? 1 : 0;
677 spin_lock_irqsave(&info
->netlock
, flags
);
678 if (info
->netcount
) {
680 spin_unlock_irqrestore(&info
->netlock
, flags
);
681 mutex_unlock(&info
->port
.mutex
);
685 spin_unlock_irqrestore(&info
->netlock
, flags
);
687 if (info
->port
.count
== 1) {
688 /* 1st open on this device, init hardware */
689 retval
= startup(info
);
691 mutex_unlock(&info
->port
.mutex
);
695 mutex_unlock(&info
->port
.mutex
);
696 retval
= block_til_ready(tty
, filp
, info
);
698 DBGINFO(("%s block_til_ready rc=%d\n", info
->device_name
, retval
));
707 info
->port
.tty
= NULL
; /* tty layer will release tty struct */
712 DBGINFO(("%s open rc=%d\n", info
->device_name
, retval
));
716 static void close(struct tty_struct
*tty
, struct file
*filp
)
718 struct slgt_info
*info
= tty
->driver_data
;
720 if (sanity_check(info
, tty
->name
, "close"))
722 DBGINFO(("%s close entry, count=%d\n", info
->device_name
, info
->port
.count
));
724 if (tty_port_close_start(&info
->port
, tty
, filp
) == 0)
727 mutex_lock(&info
->port
.mutex
);
728 if (tty_port_initialized(&info
->port
))
729 wait_until_sent(tty
, info
->timeout
);
731 tty_ldisc_flush(tty
);
734 mutex_unlock(&info
->port
.mutex
);
736 tty_port_close_end(&info
->port
, tty
);
737 info
->port
.tty
= NULL
;
739 DBGINFO(("%s close exit, count=%d\n", tty
->driver
->name
, info
->port
.count
));
742 static void hangup(struct tty_struct
*tty
)
744 struct slgt_info
*info
= tty
->driver_data
;
747 if (sanity_check(info
, tty
->name
, "hangup"))
749 DBGINFO(("%s hangup\n", info
->device_name
));
753 mutex_lock(&info
->port
.mutex
);
756 spin_lock_irqsave(&info
->port
.lock
, flags
);
757 info
->port
.count
= 0;
758 info
->port
.tty
= NULL
;
759 spin_unlock_irqrestore(&info
->port
.lock
, flags
);
760 tty_port_set_active(&info
->port
, 0);
761 mutex_unlock(&info
->port
.mutex
);
763 wake_up_interruptible(&info
->port
.open_wait
);
766 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
)
768 struct slgt_info
*info
= tty
->driver_data
;
771 DBGINFO(("%s set_termios\n", tty
->driver
->name
));
775 /* Handle transition to B0 status */
776 if ((old_termios
->c_cflag
& CBAUD
) && !C_BAUD(tty
)) {
777 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
778 spin_lock_irqsave(&info
->lock
,flags
);
780 spin_unlock_irqrestore(&info
->lock
,flags
);
783 /* Handle transition away from B0 status */
784 if (!(old_termios
->c_cflag
& CBAUD
) && C_BAUD(tty
)) {
785 info
->signals
|= SerialSignal_DTR
;
786 if (!C_CRTSCTS(tty
) || !tty_throttled(tty
))
787 info
->signals
|= SerialSignal_RTS
;
788 spin_lock_irqsave(&info
->lock
,flags
);
790 spin_unlock_irqrestore(&info
->lock
,flags
);
793 /* Handle turning off CRTSCTS */
794 if ((old_termios
->c_cflag
& CRTSCTS
) && !C_CRTSCTS(tty
)) {
800 static void update_tx_timer(struct slgt_info
*info
)
803 * use worst case speed of 1200bps to calculate transmit timeout
804 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
806 if (info
->params
.mode
== MGSL_MODE_HDLC
) {
807 int timeout
= (tbuf_bytes(info
) * 7) + 1000;
808 mod_timer(&info
->tx_timer
, jiffies
+ msecs_to_jiffies(timeout
));
812 static int write(struct tty_struct
*tty
,
813 const unsigned char *buf
, int count
)
816 struct slgt_info
*info
= tty
->driver_data
;
819 if (sanity_check(info
, tty
->name
, "write"))
822 DBGINFO(("%s write count=%d\n", info
->device_name
, count
));
824 if (!info
->tx_buf
|| (count
> info
->max_frame_size
))
827 if (!count
|| tty
->stopped
|| tty
->hw_stopped
)
830 spin_lock_irqsave(&info
->lock
, flags
);
832 if (info
->tx_count
) {
833 /* send accumulated data from send_char() */
834 if (!tx_load(info
, info
->tx_buf
, info
->tx_count
))
839 if (tx_load(info
, buf
, count
))
843 spin_unlock_irqrestore(&info
->lock
, flags
);
844 DBGINFO(("%s write rc=%d\n", info
->device_name
, ret
));
848 static int put_char(struct tty_struct
*tty
, unsigned char ch
)
850 struct slgt_info
*info
= tty
->driver_data
;
854 if (sanity_check(info
, tty
->name
, "put_char"))
856 DBGINFO(("%s put_char(%d)\n", info
->device_name
, ch
));
859 spin_lock_irqsave(&info
->lock
,flags
);
860 if (info
->tx_count
< info
->max_frame_size
) {
861 info
->tx_buf
[info
->tx_count
++] = ch
;
864 spin_unlock_irqrestore(&info
->lock
,flags
);
868 static void send_xchar(struct tty_struct
*tty
, char ch
)
870 struct slgt_info
*info
= tty
->driver_data
;
873 if (sanity_check(info
, tty
->name
, "send_xchar"))
875 DBGINFO(("%s send_xchar(%d)\n", info
->device_name
, ch
));
878 spin_lock_irqsave(&info
->lock
,flags
);
879 if (!info
->tx_enabled
)
881 spin_unlock_irqrestore(&info
->lock
,flags
);
885 static void wait_until_sent(struct tty_struct
*tty
, int timeout
)
887 struct slgt_info
*info
= tty
->driver_data
;
888 unsigned long orig_jiffies
, char_time
;
892 if (sanity_check(info
, tty
->name
, "wait_until_sent"))
894 DBGINFO(("%s wait_until_sent entry\n", info
->device_name
));
895 if (!tty_port_initialized(&info
->port
))
898 orig_jiffies
= jiffies
;
900 /* Set check interval to 1/5 of estimated time to
901 * send a character, and make it at least 1. The check
902 * interval should also be less than the timeout.
903 * Note: use tight timings here to satisfy the NIST-PCTS.
906 if (info
->params
.data_rate
) {
907 char_time
= info
->timeout
/(32 * 5);
914 char_time
= min_t(unsigned long, char_time
, timeout
);
916 while (info
->tx_active
) {
917 msleep_interruptible(jiffies_to_msecs(char_time
));
918 if (signal_pending(current
))
920 if (timeout
&& time_after(jiffies
, orig_jiffies
+ timeout
))
924 DBGINFO(("%s wait_until_sent exit\n", info
->device_name
));
927 static int write_room(struct tty_struct
*tty
)
929 struct slgt_info
*info
= tty
->driver_data
;
932 if (sanity_check(info
, tty
->name
, "write_room"))
934 ret
= (info
->tx_active
) ? 0 : HDLC_MAX_FRAME_SIZE
;
935 DBGINFO(("%s write_room=%d\n", info
->device_name
, ret
));
939 static void flush_chars(struct tty_struct
*tty
)
941 struct slgt_info
*info
= tty
->driver_data
;
944 if (sanity_check(info
, tty
->name
, "flush_chars"))
946 DBGINFO(("%s flush_chars entry tx_count=%d\n", info
->device_name
, info
->tx_count
));
948 if (info
->tx_count
<= 0 || tty
->stopped
||
949 tty
->hw_stopped
|| !info
->tx_buf
)
952 DBGINFO(("%s flush_chars start transmit\n", info
->device_name
));
954 spin_lock_irqsave(&info
->lock
,flags
);
955 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
957 spin_unlock_irqrestore(&info
->lock
,flags
);
960 static void flush_buffer(struct tty_struct
*tty
)
962 struct slgt_info
*info
= tty
->driver_data
;
965 if (sanity_check(info
, tty
->name
, "flush_buffer"))
967 DBGINFO(("%s flush_buffer\n", info
->device_name
));
969 spin_lock_irqsave(&info
->lock
, flags
);
971 spin_unlock_irqrestore(&info
->lock
, flags
);
977 * throttle (stop) transmitter
979 static void tx_hold(struct tty_struct
*tty
)
981 struct slgt_info
*info
= tty
->driver_data
;
984 if (sanity_check(info
, tty
->name
, "tx_hold"))
986 DBGINFO(("%s tx_hold\n", info
->device_name
));
987 spin_lock_irqsave(&info
->lock
,flags
);
988 if (info
->tx_enabled
&& info
->params
.mode
== MGSL_MODE_ASYNC
)
990 spin_unlock_irqrestore(&info
->lock
,flags
);
994 * release (start) transmitter
996 static void tx_release(struct tty_struct
*tty
)
998 struct slgt_info
*info
= tty
->driver_data
;
1001 if (sanity_check(info
, tty
->name
, "tx_release"))
1003 DBGINFO(("%s tx_release\n", info
->device_name
));
1004 spin_lock_irqsave(&info
->lock
, flags
);
1005 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
1007 spin_unlock_irqrestore(&info
->lock
, flags
);
1011 * Service an IOCTL request
1015 * tty pointer to tty instance data
1016 * cmd IOCTL command code
1017 * arg command argument/context
1019 * Return 0 if success, otherwise error code
1021 static int ioctl(struct tty_struct
*tty
,
1022 unsigned int cmd
, unsigned long arg
)
1024 struct slgt_info
*info
= tty
->driver_data
;
1025 void __user
*argp
= (void __user
*)arg
;
1028 if (sanity_check(info
, tty
->name
, "ioctl"))
1030 DBGINFO(("%s ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1032 if (cmd
!= TIOCMIWAIT
) {
1033 if (tty_io_error(tty
))
1038 case MGSL_IOCWAITEVENT
:
1039 return wait_mgsl_event(info
, argp
);
1041 return modem_input_wait(info
,(int)arg
);
1043 return set_gpio(info
, argp
);
1045 return get_gpio(info
, argp
);
1046 case MGSL_IOCWAITGPIO
:
1047 return wait_gpio(info
, argp
);
1048 case MGSL_IOCGXSYNC
:
1049 return get_xsync(info
, argp
);
1050 case MGSL_IOCSXSYNC
:
1051 return set_xsync(info
, (int)arg
);
1052 case MGSL_IOCGXCTRL
:
1053 return get_xctrl(info
, argp
);
1054 case MGSL_IOCSXCTRL
:
1055 return set_xctrl(info
, (int)arg
);
1057 mutex_lock(&info
->port
.mutex
);
1059 case MGSL_IOCGPARAMS
:
1060 ret
= get_params(info
, argp
);
1062 case MGSL_IOCSPARAMS
:
1063 ret
= set_params(info
, argp
);
1065 case MGSL_IOCGTXIDLE
:
1066 ret
= get_txidle(info
, argp
);
1068 case MGSL_IOCSTXIDLE
:
1069 ret
= set_txidle(info
, (int)arg
);
1071 case MGSL_IOCTXENABLE
:
1072 ret
= tx_enable(info
, (int)arg
);
1074 case MGSL_IOCRXENABLE
:
1075 ret
= rx_enable(info
, (int)arg
);
1077 case MGSL_IOCTXABORT
:
1078 ret
= tx_abort(info
);
1080 case MGSL_IOCGSTATS
:
1081 ret
= get_stats(info
, argp
);
1084 ret
= get_interface(info
, argp
);
1087 ret
= set_interface(info
,(int)arg
);
1092 mutex_unlock(&info
->port
.mutex
);
1096 static int get_icount(struct tty_struct
*tty
,
1097 struct serial_icounter_struct
*icount
)
1100 struct slgt_info
*info
= tty
->driver_data
;
1101 struct mgsl_icount cnow
; /* kernel counter temps */
1102 unsigned long flags
;
1104 spin_lock_irqsave(&info
->lock
,flags
);
1105 cnow
= info
->icount
;
1106 spin_unlock_irqrestore(&info
->lock
,flags
);
1108 icount
->cts
= cnow
.cts
;
1109 icount
->dsr
= cnow
.dsr
;
1110 icount
->rng
= cnow
.rng
;
1111 icount
->dcd
= cnow
.dcd
;
1112 icount
->rx
= cnow
.rx
;
1113 icount
->tx
= cnow
.tx
;
1114 icount
->frame
= cnow
.frame
;
1115 icount
->overrun
= cnow
.overrun
;
1116 icount
->parity
= cnow
.parity
;
1117 icount
->brk
= cnow
.brk
;
1118 icount
->buf_overrun
= cnow
.buf_overrun
;
1124 * support for 32 bit ioctl calls on 64 bit systems
1126 #ifdef CONFIG_COMPAT
1127 static long get_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*user_params
)
1129 struct MGSL_PARAMS32 tmp_params
;
1131 DBGINFO(("%s get_params32\n", info
->device_name
));
1132 memset(&tmp_params
, 0, sizeof(tmp_params
));
1133 tmp_params
.mode
= (compat_ulong_t
)info
->params
.mode
;
1134 tmp_params
.loopback
= info
->params
.loopback
;
1135 tmp_params
.flags
= info
->params
.flags
;
1136 tmp_params
.encoding
= info
->params
.encoding
;
1137 tmp_params
.clock_speed
= (compat_ulong_t
)info
->params
.clock_speed
;
1138 tmp_params
.addr_filter
= info
->params
.addr_filter
;
1139 tmp_params
.crc_type
= info
->params
.crc_type
;
1140 tmp_params
.preamble_length
= info
->params
.preamble_length
;
1141 tmp_params
.preamble
= info
->params
.preamble
;
1142 tmp_params
.data_rate
= (compat_ulong_t
)info
->params
.data_rate
;
1143 tmp_params
.data_bits
= info
->params
.data_bits
;
1144 tmp_params
.stop_bits
= info
->params
.stop_bits
;
1145 tmp_params
.parity
= info
->params
.parity
;
1146 if (copy_to_user(user_params
, &tmp_params
, sizeof(struct MGSL_PARAMS32
)))
1151 static long set_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*new_params
)
1153 struct MGSL_PARAMS32 tmp_params
;
1155 DBGINFO(("%s set_params32\n", info
->device_name
));
1156 if (copy_from_user(&tmp_params
, new_params
, sizeof(struct MGSL_PARAMS32
)))
1159 spin_lock(&info
->lock
);
1160 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
) {
1161 info
->base_clock
= tmp_params
.clock_speed
;
1163 info
->params
.mode
= tmp_params
.mode
;
1164 info
->params
.loopback
= tmp_params
.loopback
;
1165 info
->params
.flags
= tmp_params
.flags
;
1166 info
->params
.encoding
= tmp_params
.encoding
;
1167 info
->params
.clock_speed
= tmp_params
.clock_speed
;
1168 info
->params
.addr_filter
= tmp_params
.addr_filter
;
1169 info
->params
.crc_type
= tmp_params
.crc_type
;
1170 info
->params
.preamble_length
= tmp_params
.preamble_length
;
1171 info
->params
.preamble
= tmp_params
.preamble
;
1172 info
->params
.data_rate
= tmp_params
.data_rate
;
1173 info
->params
.data_bits
= tmp_params
.data_bits
;
1174 info
->params
.stop_bits
= tmp_params
.stop_bits
;
1175 info
->params
.parity
= tmp_params
.parity
;
1177 spin_unlock(&info
->lock
);
1184 static long slgt_compat_ioctl(struct tty_struct
*tty
,
1185 unsigned int cmd
, unsigned long arg
)
1187 struct slgt_info
*info
= tty
->driver_data
;
1190 if (sanity_check(info
, tty
->name
, "compat_ioctl"))
1192 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1195 case MGSL_IOCSPARAMS32
:
1196 rc
= set_params32(info
, compat_ptr(arg
));
1199 case MGSL_IOCGPARAMS32
:
1200 rc
= get_params32(info
, compat_ptr(arg
));
1203 case MGSL_IOCGPARAMS
:
1204 case MGSL_IOCSPARAMS
:
1205 case MGSL_IOCGTXIDLE
:
1206 case MGSL_IOCGSTATS
:
1207 case MGSL_IOCWAITEVENT
:
1211 case MGSL_IOCWAITGPIO
:
1212 case MGSL_IOCGXSYNC
:
1213 case MGSL_IOCGXCTRL
:
1214 rc
= ioctl(tty
, cmd
, (unsigned long)compat_ptr(arg
));
1217 rc
= ioctl(tty
, cmd
, arg
);
1219 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info
->device_name
, cmd
, rc
));
1223 #define slgt_compat_ioctl NULL
1224 #endif /* ifdef CONFIG_COMPAT */
1229 static inline void line_info(struct seq_file
*m
, struct slgt_info
*info
)
1232 unsigned long flags
;
1234 seq_printf(m
, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
1235 info
->device_name
, info
->phys_reg_addr
,
1236 info
->irq_level
, info
->max_frame_size
);
1238 /* output current serial signal states */
1239 spin_lock_irqsave(&info
->lock
,flags
);
1241 spin_unlock_irqrestore(&info
->lock
,flags
);
1245 if (info
->signals
& SerialSignal_RTS
)
1246 strcat(stat_buf
, "|RTS");
1247 if (info
->signals
& SerialSignal_CTS
)
1248 strcat(stat_buf
, "|CTS");
1249 if (info
->signals
& SerialSignal_DTR
)
1250 strcat(stat_buf
, "|DTR");
1251 if (info
->signals
& SerialSignal_DSR
)
1252 strcat(stat_buf
, "|DSR");
1253 if (info
->signals
& SerialSignal_DCD
)
1254 strcat(stat_buf
, "|CD");
1255 if (info
->signals
& SerialSignal_RI
)
1256 strcat(stat_buf
, "|RI");
1258 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
1259 seq_printf(m
, "\tHDLC txok:%d rxok:%d",
1260 info
->icount
.txok
, info
->icount
.rxok
);
1261 if (info
->icount
.txunder
)
1262 seq_printf(m
, " txunder:%d", info
->icount
.txunder
);
1263 if (info
->icount
.txabort
)
1264 seq_printf(m
, " txabort:%d", info
->icount
.txabort
);
1265 if (info
->icount
.rxshort
)
1266 seq_printf(m
, " rxshort:%d", info
->icount
.rxshort
);
1267 if (info
->icount
.rxlong
)
1268 seq_printf(m
, " rxlong:%d", info
->icount
.rxlong
);
1269 if (info
->icount
.rxover
)
1270 seq_printf(m
, " rxover:%d", info
->icount
.rxover
);
1271 if (info
->icount
.rxcrc
)
1272 seq_printf(m
, " rxcrc:%d", info
->icount
.rxcrc
);
1274 seq_printf(m
, "\tASYNC tx:%d rx:%d",
1275 info
->icount
.tx
, info
->icount
.rx
);
1276 if (info
->icount
.frame
)
1277 seq_printf(m
, " fe:%d", info
->icount
.frame
);
1278 if (info
->icount
.parity
)
1279 seq_printf(m
, " pe:%d", info
->icount
.parity
);
1280 if (info
->icount
.brk
)
1281 seq_printf(m
, " brk:%d", info
->icount
.brk
);
1282 if (info
->icount
.overrun
)
1283 seq_printf(m
, " oe:%d", info
->icount
.overrun
);
1286 /* Append serial signal status to end */
1287 seq_printf(m
, " %s\n", stat_buf
+1);
1289 seq_printf(m
, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
1290 info
->tx_active
,info
->bh_requested
,info
->bh_running
,
1294 /* Called to print information about devices
1296 static int synclink_gt_proc_show(struct seq_file
*m
, void *v
)
1298 struct slgt_info
*info
;
1300 seq_puts(m
, "synclink_gt driver\n");
1302 info
= slgt_device_list
;
1305 info
= info
->next_device
;
1311 * return count of bytes in transmit buffer
1313 static int chars_in_buffer(struct tty_struct
*tty
)
1315 struct slgt_info
*info
= tty
->driver_data
;
1317 if (sanity_check(info
, tty
->name
, "chars_in_buffer"))
1319 count
= tbuf_bytes(info
);
1320 DBGINFO(("%s chars_in_buffer()=%d\n", info
->device_name
, count
));
1325 * signal remote device to throttle send data (our receive data)
1327 static void throttle(struct tty_struct
* tty
)
1329 struct slgt_info
*info
= tty
->driver_data
;
1330 unsigned long flags
;
1332 if (sanity_check(info
, tty
->name
, "throttle"))
1334 DBGINFO(("%s throttle\n", info
->device_name
));
1336 send_xchar(tty
, STOP_CHAR(tty
));
1337 if (C_CRTSCTS(tty
)) {
1338 spin_lock_irqsave(&info
->lock
,flags
);
1339 info
->signals
&= ~SerialSignal_RTS
;
1341 spin_unlock_irqrestore(&info
->lock
,flags
);
1346 * signal remote device to stop throttling send data (our receive data)
1348 static void unthrottle(struct tty_struct
* tty
)
1350 struct slgt_info
*info
= tty
->driver_data
;
1351 unsigned long flags
;
1353 if (sanity_check(info
, tty
->name
, "unthrottle"))
1355 DBGINFO(("%s unthrottle\n", info
->device_name
));
1360 send_xchar(tty
, START_CHAR(tty
));
1362 if (C_CRTSCTS(tty
)) {
1363 spin_lock_irqsave(&info
->lock
,flags
);
1364 info
->signals
|= SerialSignal_RTS
;
1366 spin_unlock_irqrestore(&info
->lock
,flags
);
1371 * set or clear transmit break condition
1372 * break_state -1=set break condition, 0=clear
1374 static int set_break(struct tty_struct
*tty
, int break_state
)
1376 struct slgt_info
*info
= tty
->driver_data
;
1377 unsigned short value
;
1378 unsigned long flags
;
1380 if (sanity_check(info
, tty
->name
, "set_break"))
1382 DBGINFO(("%s set_break(%d)\n", info
->device_name
, break_state
));
1384 spin_lock_irqsave(&info
->lock
,flags
);
1385 value
= rd_reg16(info
, TCR
);
1386 if (break_state
== -1)
1390 wr_reg16(info
, TCR
, value
);
1391 spin_unlock_irqrestore(&info
->lock
,flags
);
1395 #if SYNCLINK_GENERIC_HDLC
1398 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1399 * set encoding and frame check sequence (FCS) options
1401 * dev pointer to network device structure
1402 * encoding serial encoding setting
1403 * parity FCS setting
1405 * returns 0 if success, otherwise error code
1407 static int hdlcdev_attach(struct net_device
*dev
, unsigned short encoding
,
1408 unsigned short parity
)
1410 struct slgt_info
*info
= dev_to_port(dev
);
1411 unsigned char new_encoding
;
1412 unsigned short new_crctype
;
1414 /* return error if TTY interface open */
1415 if (info
->port
.count
)
1418 DBGINFO(("%s hdlcdev_attach\n", info
->device_name
));
1422 case ENCODING_NRZ
: new_encoding
= HDLC_ENCODING_NRZ
; break;
1423 case ENCODING_NRZI
: new_encoding
= HDLC_ENCODING_NRZI_SPACE
; break;
1424 case ENCODING_FM_MARK
: new_encoding
= HDLC_ENCODING_BIPHASE_MARK
; break;
1425 case ENCODING_FM_SPACE
: new_encoding
= HDLC_ENCODING_BIPHASE_SPACE
; break;
1426 case ENCODING_MANCHESTER
: new_encoding
= HDLC_ENCODING_BIPHASE_LEVEL
; break;
1427 default: return -EINVAL
;
1432 case PARITY_NONE
: new_crctype
= HDLC_CRC_NONE
; break;
1433 case PARITY_CRC16_PR1_CCITT
: new_crctype
= HDLC_CRC_16_CCITT
; break;
1434 case PARITY_CRC32_PR1_CCITT
: new_crctype
= HDLC_CRC_32_CCITT
; break;
1435 default: return -EINVAL
;
1438 info
->params
.encoding
= new_encoding
;
1439 info
->params
.crc_type
= new_crctype
;
1441 /* if network interface up, reprogram hardware */
1449 * called by generic HDLC layer to send frame
1451 * skb socket buffer containing HDLC frame
1452 * dev pointer to network device structure
1454 static netdev_tx_t
hdlcdev_xmit(struct sk_buff
*skb
,
1455 struct net_device
*dev
)
1457 struct slgt_info
*info
= dev_to_port(dev
);
1458 unsigned long flags
;
1460 DBGINFO(("%s hdlc_xmit\n", dev
->name
));
1463 return NETDEV_TX_OK
;
1465 /* stop sending until this frame completes */
1466 netif_stop_queue(dev
);
1468 /* update network statistics */
1469 dev
->stats
.tx_packets
++;
1470 dev
->stats
.tx_bytes
+= skb
->len
;
1472 /* save start time for transmit timeout detection */
1473 netif_trans_update(dev
);
1475 spin_lock_irqsave(&info
->lock
, flags
);
1476 tx_load(info
, skb
->data
, skb
->len
);
1477 spin_unlock_irqrestore(&info
->lock
, flags
);
1479 /* done with socket buffer, so free it */
1482 return NETDEV_TX_OK
;
1486 * called by network layer when interface enabled
1487 * claim resources and initialize hardware
1489 * dev pointer to network device structure
1491 * returns 0 if success, otherwise error code
1493 static int hdlcdev_open(struct net_device
*dev
)
1495 struct slgt_info
*info
= dev_to_port(dev
);
1497 unsigned long flags
;
1499 if (!try_module_get(THIS_MODULE
))
1502 DBGINFO(("%s hdlcdev_open\n", dev
->name
));
1504 /* generic HDLC layer open processing */
1505 rc
= hdlc_open(dev
);
1509 /* arbitrate between network and tty opens */
1510 spin_lock_irqsave(&info
->netlock
, flags
);
1511 if (info
->port
.count
!= 0 || info
->netcount
!= 0) {
1512 DBGINFO(("%s hdlc_open busy\n", dev
->name
));
1513 spin_unlock_irqrestore(&info
->netlock
, flags
);
1517 spin_unlock_irqrestore(&info
->netlock
, flags
);
1519 /* claim resources and init adapter */
1520 if ((rc
= startup(info
)) != 0) {
1521 spin_lock_irqsave(&info
->netlock
, flags
);
1523 spin_unlock_irqrestore(&info
->netlock
, flags
);
1527 /* assert RTS and DTR, apply hardware settings */
1528 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
1531 /* enable network layer transmit */
1532 netif_trans_update(dev
);
1533 netif_start_queue(dev
);
1535 /* inform generic HDLC layer of current DCD status */
1536 spin_lock_irqsave(&info
->lock
, flags
);
1538 spin_unlock_irqrestore(&info
->lock
, flags
);
1539 if (info
->signals
& SerialSignal_DCD
)
1540 netif_carrier_on(dev
);
1542 netif_carrier_off(dev
);
1547 * called by network layer when interface is disabled
1548 * shutdown hardware and release resources
1550 * dev pointer to network device structure
1552 * returns 0 if success, otherwise error code
1554 static int hdlcdev_close(struct net_device
*dev
)
1556 struct slgt_info
*info
= dev_to_port(dev
);
1557 unsigned long flags
;
1559 DBGINFO(("%s hdlcdev_close\n", dev
->name
));
1561 netif_stop_queue(dev
);
1563 /* shutdown adapter and release resources */
1568 spin_lock_irqsave(&info
->netlock
, flags
);
1570 spin_unlock_irqrestore(&info
->netlock
, flags
);
1572 module_put(THIS_MODULE
);
1577 * called by network layer to process IOCTL call to network device
1579 * dev pointer to network device structure
1580 * ifr pointer to network interface request structure
1581 * cmd IOCTL command code
1583 * returns 0 if success, otherwise error code
1585 static int hdlcdev_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
1587 const size_t size
= sizeof(sync_serial_settings
);
1588 sync_serial_settings new_line
;
1589 sync_serial_settings __user
*line
= ifr
->ifr_settings
.ifs_ifsu
.sync
;
1590 struct slgt_info
*info
= dev_to_port(dev
);
1593 DBGINFO(("%s hdlcdev_ioctl\n", dev
->name
));
1595 /* return error if TTY interface open */
1596 if (info
->port
.count
)
1599 if (cmd
!= SIOCWANDEV
)
1600 return hdlc_ioctl(dev
, ifr
, cmd
);
1602 memset(&new_line
, 0, sizeof(new_line
));
1604 switch(ifr
->ifr_settings
.type
) {
1605 case IF_GET_IFACE
: /* return current sync_serial_settings */
1607 ifr
->ifr_settings
.type
= IF_IFACE_SYNC_SERIAL
;
1608 if (ifr
->ifr_settings
.size
< size
) {
1609 ifr
->ifr_settings
.size
= size
; /* data size wanted */
1613 flags
= info
->params
.flags
& (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1614 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1615 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1616 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1619 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
): new_line
.clock_type
= CLOCK_EXT
; break;
1620 case (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_INT
; break;
1621 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_TXINT
; break;
1622 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
): new_line
.clock_type
= CLOCK_TXFROMRX
; break;
1623 default: new_line
.clock_type
= CLOCK_DEFAULT
;
1626 new_line
.clock_rate
= info
->params
.clock_speed
;
1627 new_line
.loopback
= info
->params
.loopback
? 1:0;
1629 if (copy_to_user(line
, &new_line
, size
))
1633 case IF_IFACE_SYNC_SERIAL
: /* set sync_serial_settings */
1635 if(!capable(CAP_NET_ADMIN
))
1637 if (copy_from_user(&new_line
, line
, size
))
1640 switch (new_line
.clock_type
)
1642 case CLOCK_EXT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
; break;
1643 case CLOCK_TXFROMRX
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
; break;
1644 case CLOCK_INT
: flags
= HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
; break;
1645 case CLOCK_TXINT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
; break;
1646 case CLOCK_DEFAULT
: flags
= info
->params
.flags
&
1647 (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1648 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1649 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1650 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
); break;
1651 default: return -EINVAL
;
1654 if (new_line
.loopback
!= 0 && new_line
.loopback
!= 1)
1657 info
->params
.flags
&= ~(HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1658 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1659 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1660 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1661 info
->params
.flags
|= flags
;
1663 info
->params
.loopback
= new_line
.loopback
;
1665 if (flags
& (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
))
1666 info
->params
.clock_speed
= new_line
.clock_rate
;
1668 info
->params
.clock_speed
= 0;
1670 /* if network interface up, reprogram hardware */
1676 return hdlc_ioctl(dev
, ifr
, cmd
);
1681 * called by network layer when transmit timeout is detected
1683 * dev pointer to network device structure
1685 static void hdlcdev_tx_timeout(struct net_device
*dev
)
1687 struct slgt_info
*info
= dev_to_port(dev
);
1688 unsigned long flags
;
1690 DBGINFO(("%s hdlcdev_tx_timeout\n", dev
->name
));
1692 dev
->stats
.tx_errors
++;
1693 dev
->stats
.tx_aborted_errors
++;
1695 spin_lock_irqsave(&info
->lock
,flags
);
1697 spin_unlock_irqrestore(&info
->lock
,flags
);
1699 netif_wake_queue(dev
);
1703 * called by device driver when transmit completes
1704 * reenable network layer transmit if stopped
1706 * info pointer to device instance information
1708 static void hdlcdev_tx_done(struct slgt_info
*info
)
1710 if (netif_queue_stopped(info
->netdev
))
1711 netif_wake_queue(info
->netdev
);
1715 * called by device driver when frame received
1716 * pass frame to network layer
1718 * info pointer to device instance information
1719 * buf pointer to buffer contianing frame data
1720 * size count of data bytes in buf
1722 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
)
1724 struct sk_buff
*skb
= dev_alloc_skb(size
);
1725 struct net_device
*dev
= info
->netdev
;
1727 DBGINFO(("%s hdlcdev_rx\n", dev
->name
));
1730 DBGERR(("%s: can't alloc skb, drop packet\n", dev
->name
));
1731 dev
->stats
.rx_dropped
++;
1735 skb_put_data(skb
, buf
, size
);
1737 skb
->protocol
= hdlc_type_trans(skb
, dev
);
1739 dev
->stats
.rx_packets
++;
1740 dev
->stats
.rx_bytes
+= size
;
1745 static const struct net_device_ops hdlcdev_ops
= {
1746 .ndo_open
= hdlcdev_open
,
1747 .ndo_stop
= hdlcdev_close
,
1748 .ndo_start_xmit
= hdlc_start_xmit
,
1749 .ndo_do_ioctl
= hdlcdev_ioctl
,
1750 .ndo_tx_timeout
= hdlcdev_tx_timeout
,
1754 * called by device driver when adding device instance
1755 * do generic HDLC initialization
1757 * info pointer to device instance information
1759 * returns 0 if success, otherwise error code
1761 static int hdlcdev_init(struct slgt_info
*info
)
1764 struct net_device
*dev
;
1767 /* allocate and initialize network and HDLC layer objects */
1769 dev
= alloc_hdlcdev(info
);
1771 printk(KERN_ERR
"%s hdlc device alloc failure\n", info
->device_name
);
1775 /* for network layer reporting purposes only */
1776 dev
->mem_start
= info
->phys_reg_addr
;
1777 dev
->mem_end
= info
->phys_reg_addr
+ SLGT_REG_SIZE
- 1;
1778 dev
->irq
= info
->irq_level
;
1780 /* network layer callbacks and settings */
1781 dev
->netdev_ops
= &hdlcdev_ops
;
1782 dev
->watchdog_timeo
= 10 * HZ
;
1783 dev
->tx_queue_len
= 50;
1785 /* generic HDLC layer callbacks and settings */
1786 hdlc
= dev_to_hdlc(dev
);
1787 hdlc
->attach
= hdlcdev_attach
;
1788 hdlc
->xmit
= hdlcdev_xmit
;
1790 /* register objects with HDLC layer */
1791 rc
= register_hdlc_device(dev
);
1793 printk(KERN_WARNING
"%s:unable to register hdlc device\n",__FILE__
);
1803 * called by device driver when removing device instance
1804 * do generic HDLC cleanup
1806 * info pointer to device instance information
1808 static void hdlcdev_exit(struct slgt_info
*info
)
1810 unregister_hdlc_device(info
->netdev
);
1811 free_netdev(info
->netdev
);
1812 info
->netdev
= NULL
;
1815 #endif /* ifdef CONFIG_HDLC */
1818 * get async data from rx DMA buffers
1820 static void rx_async(struct slgt_info
*info
)
1822 struct mgsl_icount
*icount
= &info
->icount
;
1823 unsigned int start
, end
;
1825 unsigned char status
;
1826 struct slgt_desc
*bufs
= info
->rbufs
;
1832 start
= end
= info
->rbuf_current
;
1834 while(desc_complete(bufs
[end
])) {
1835 count
= desc_count(bufs
[end
]) - info
->rbuf_index
;
1836 p
= bufs
[end
].buf
+ info
->rbuf_index
;
1838 DBGISR(("%s rx_async count=%d\n", info
->device_name
, count
));
1839 DBGDATA(info
, p
, count
, "rx");
1841 for(i
=0 ; i
< count
; i
+=2, p
+=2) {
1847 status
= *(p
+ 1) & (BIT1
+ BIT0
);
1851 else if (status
& BIT0
)
1853 /* discard char if tty control flags say so */
1854 if (status
& info
->ignore_status_mask
)
1858 else if (status
& BIT0
)
1861 tty_insert_flip_char(&info
->port
, ch
, stat
);
1866 /* receive buffer not completed */
1867 info
->rbuf_index
+= i
;
1868 mod_timer(&info
->rx_timer
, jiffies
+ 1);
1872 info
->rbuf_index
= 0;
1873 free_rbufs(info
, end
, end
);
1875 if (++end
== info
->rbuf_count
)
1878 /* if entire list searched then no frame available */
1884 tty_flip_buffer_push(&info
->port
);
1888 * return next bottom half action to perform
1890 static int bh_action(struct slgt_info
*info
)
1892 unsigned long flags
;
1895 spin_lock_irqsave(&info
->lock
,flags
);
1897 if (info
->pending_bh
& BH_RECEIVE
) {
1898 info
->pending_bh
&= ~BH_RECEIVE
;
1900 } else if (info
->pending_bh
& BH_TRANSMIT
) {
1901 info
->pending_bh
&= ~BH_TRANSMIT
;
1903 } else if (info
->pending_bh
& BH_STATUS
) {
1904 info
->pending_bh
&= ~BH_STATUS
;
1907 /* Mark BH routine as complete */
1908 info
->bh_running
= false;
1909 info
->bh_requested
= false;
1913 spin_unlock_irqrestore(&info
->lock
,flags
);
1919 * perform bottom half processing
1921 static void bh_handler(struct work_struct
*work
)
1923 struct slgt_info
*info
= container_of(work
, struct slgt_info
, task
);
1926 info
->bh_running
= true;
1928 while((action
= bh_action(info
))) {
1931 DBGBH(("%s bh receive\n", info
->device_name
));
1932 switch(info
->params
.mode
) {
1933 case MGSL_MODE_ASYNC
:
1936 case MGSL_MODE_HDLC
:
1937 while(rx_get_frame(info
));
1940 case MGSL_MODE_MONOSYNC
:
1941 case MGSL_MODE_BISYNC
:
1942 case MGSL_MODE_XSYNC
:
1943 while(rx_get_buf(info
));
1946 /* restart receiver if rx DMA buffers exhausted */
1947 if (info
->rx_restart
)
1954 DBGBH(("%s bh status\n", info
->device_name
));
1955 info
->ri_chkcount
= 0;
1956 info
->dsr_chkcount
= 0;
1957 info
->dcd_chkcount
= 0;
1958 info
->cts_chkcount
= 0;
1961 DBGBH(("%s unknown action\n", info
->device_name
));
1965 DBGBH(("%s bh_handler exit\n", info
->device_name
));
1968 static void bh_transmit(struct slgt_info
*info
)
1970 struct tty_struct
*tty
= info
->port
.tty
;
1972 DBGBH(("%s bh_transmit\n", info
->device_name
));
1977 static void dsr_change(struct slgt_info
*info
, unsigned short status
)
1979 if (status
& BIT3
) {
1980 info
->signals
|= SerialSignal_DSR
;
1981 info
->input_signal_events
.dsr_up
++;
1983 info
->signals
&= ~SerialSignal_DSR
;
1984 info
->input_signal_events
.dsr_down
++;
1986 DBGISR(("dsr_change %s signals=%04X\n", info
->device_name
, info
->signals
));
1987 if ((info
->dsr_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
1988 slgt_irq_off(info
, IRQ_DSR
);
1992 wake_up_interruptible(&info
->status_event_wait_q
);
1993 wake_up_interruptible(&info
->event_wait_q
);
1994 info
->pending_bh
|= BH_STATUS
;
1997 static void cts_change(struct slgt_info
*info
, unsigned short status
)
1999 if (status
& BIT2
) {
2000 info
->signals
|= SerialSignal_CTS
;
2001 info
->input_signal_events
.cts_up
++;
2003 info
->signals
&= ~SerialSignal_CTS
;
2004 info
->input_signal_events
.cts_down
++;
2006 DBGISR(("cts_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2007 if ((info
->cts_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2008 slgt_irq_off(info
, IRQ_CTS
);
2012 wake_up_interruptible(&info
->status_event_wait_q
);
2013 wake_up_interruptible(&info
->event_wait_q
);
2014 info
->pending_bh
|= BH_STATUS
;
2016 if (tty_port_cts_enabled(&info
->port
)) {
2017 if (info
->port
.tty
) {
2018 if (info
->port
.tty
->hw_stopped
) {
2019 if (info
->signals
& SerialSignal_CTS
) {
2020 info
->port
.tty
->hw_stopped
= 0;
2021 info
->pending_bh
|= BH_TRANSMIT
;
2025 if (!(info
->signals
& SerialSignal_CTS
))
2026 info
->port
.tty
->hw_stopped
= 1;
2032 static void dcd_change(struct slgt_info
*info
, unsigned short status
)
2034 if (status
& BIT1
) {
2035 info
->signals
|= SerialSignal_DCD
;
2036 info
->input_signal_events
.dcd_up
++;
2038 info
->signals
&= ~SerialSignal_DCD
;
2039 info
->input_signal_events
.dcd_down
++;
2041 DBGISR(("dcd_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2042 if ((info
->dcd_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2043 slgt_irq_off(info
, IRQ_DCD
);
2047 #if SYNCLINK_GENERIC_HDLC
2048 if (info
->netcount
) {
2049 if (info
->signals
& SerialSignal_DCD
)
2050 netif_carrier_on(info
->netdev
);
2052 netif_carrier_off(info
->netdev
);
2055 wake_up_interruptible(&info
->status_event_wait_q
);
2056 wake_up_interruptible(&info
->event_wait_q
);
2057 info
->pending_bh
|= BH_STATUS
;
2059 if (tty_port_check_carrier(&info
->port
)) {
2060 if (info
->signals
& SerialSignal_DCD
)
2061 wake_up_interruptible(&info
->port
.open_wait
);
2064 tty_hangup(info
->port
.tty
);
2069 static void ri_change(struct slgt_info
*info
, unsigned short status
)
2071 if (status
& BIT0
) {
2072 info
->signals
|= SerialSignal_RI
;
2073 info
->input_signal_events
.ri_up
++;
2075 info
->signals
&= ~SerialSignal_RI
;
2076 info
->input_signal_events
.ri_down
++;
2078 DBGISR(("ri_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2079 if ((info
->ri_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2080 slgt_irq_off(info
, IRQ_RI
);
2084 wake_up_interruptible(&info
->status_event_wait_q
);
2085 wake_up_interruptible(&info
->event_wait_q
);
2086 info
->pending_bh
|= BH_STATUS
;
2089 static void isr_rxdata(struct slgt_info
*info
)
2091 unsigned int count
= info
->rbuf_fill_count
;
2092 unsigned int i
= info
->rbuf_fill_index
;
2095 while (rd_reg16(info
, SSR
) & IRQ_RXDATA
) {
2096 reg
= rd_reg16(info
, RDR
);
2097 DBGISR(("isr_rxdata %s RDR=%04X\n", info
->device_name
, reg
));
2098 if (desc_complete(info
->rbufs
[i
])) {
2099 /* all buffers full */
2101 info
->rx_restart
= 1;
2104 info
->rbufs
[i
].buf
[count
++] = (unsigned char)reg
;
2105 /* async mode saves status byte to buffer for each data byte */
2106 if (info
->params
.mode
== MGSL_MODE_ASYNC
)
2107 info
->rbufs
[i
].buf
[count
++] = (unsigned char)(reg
>> 8);
2108 if (count
== info
->rbuf_fill_level
|| (reg
& BIT10
)) {
2109 /* buffer full or end of frame */
2110 set_desc_count(info
->rbufs
[i
], count
);
2111 set_desc_status(info
->rbufs
[i
], BIT15
| (reg
>> 8));
2112 info
->rbuf_fill_count
= count
= 0;
2113 if (++i
== info
->rbuf_count
)
2115 info
->pending_bh
|= BH_RECEIVE
;
2119 info
->rbuf_fill_index
= i
;
2120 info
->rbuf_fill_count
= count
;
2123 static void isr_serial(struct slgt_info
*info
)
2125 unsigned short status
= rd_reg16(info
, SSR
);
2127 DBGISR(("%s isr_serial status=%04X\n", info
->device_name
, status
));
2129 wr_reg16(info
, SSR
, status
); /* clear pending */
2131 info
->irq_occurred
= true;
2133 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
2134 if (status
& IRQ_TXIDLE
) {
2135 if (info
->tx_active
)
2136 isr_txeom(info
, status
);
2138 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2140 if ((status
& IRQ_RXBREAK
) && (status
& RXBREAK
)) {
2142 /* process break detection if tty control allows */
2143 if (info
->port
.tty
) {
2144 if (!(status
& info
->ignore_status_mask
)) {
2145 if (info
->read_status_mask
& MASK_BREAK
) {
2146 tty_insert_flip_char(&info
->port
, 0, TTY_BREAK
);
2147 if (info
->port
.flags
& ASYNC_SAK
)
2148 do_SAK(info
->port
.tty
);
2154 if (status
& (IRQ_TXIDLE
+ IRQ_TXUNDER
))
2155 isr_txeom(info
, status
);
2156 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2158 if (status
& IRQ_RXIDLE
) {
2159 if (status
& RXIDLE
)
2160 info
->icount
.rxidle
++;
2162 info
->icount
.exithunt
++;
2163 wake_up_interruptible(&info
->event_wait_q
);
2166 if (status
& IRQ_RXOVER
)
2170 if (status
& IRQ_DSR
)
2171 dsr_change(info
, status
);
2172 if (status
& IRQ_CTS
)
2173 cts_change(info
, status
);
2174 if (status
& IRQ_DCD
)
2175 dcd_change(info
, status
);
2176 if (status
& IRQ_RI
)
2177 ri_change(info
, status
);
2180 static void isr_rdma(struct slgt_info
*info
)
2182 unsigned int status
= rd_reg32(info
, RDCSR
);
2184 DBGISR(("%s isr_rdma status=%08x\n", info
->device_name
, status
));
2186 /* RDCSR (rx DMA control/status)
2189 * 06 save status byte to DMA buffer
2191 * 04 eol (end of list)
2192 * 03 eob (end of buffer)
2197 wr_reg32(info
, RDCSR
, status
); /* clear pending */
2199 if (status
& (BIT5
+ BIT4
)) {
2200 DBGISR(("%s isr_rdma rx_restart=1\n", info
->device_name
));
2201 info
->rx_restart
= true;
2203 info
->pending_bh
|= BH_RECEIVE
;
2206 static void isr_tdma(struct slgt_info
*info
)
2208 unsigned int status
= rd_reg32(info
, TDCSR
);
2210 DBGISR(("%s isr_tdma status=%08x\n", info
->device_name
, status
));
2212 /* TDCSR (tx DMA control/status)
2216 * 04 eol (end of list)
2217 * 03 eob (end of buffer)
2222 wr_reg32(info
, TDCSR
, status
); /* clear pending */
2224 if (status
& (BIT5
+ BIT4
+ BIT3
)) {
2225 // another transmit buffer has completed
2226 // run bottom half to get more send data from user
2227 info
->pending_bh
|= BH_TRANSMIT
;
2232 * return true if there are unsent tx DMA buffers, otherwise false
2234 * if there are unsent buffers then info->tbuf_start
2235 * is set to index of first unsent buffer
2237 static bool unsent_tbufs(struct slgt_info
*info
)
2239 unsigned int i
= info
->tbuf_current
;
2243 * search backwards from last loaded buffer (precedes tbuf_current)
2244 * for first unsent buffer (desc_count > 0)
2251 i
= info
->tbuf_count
- 1;
2252 if (!desc_count(info
->tbufs
[i
]))
2254 info
->tbuf_start
= i
;
2256 } while (i
!= info
->tbuf_current
);
2261 static void isr_txeom(struct slgt_info
*info
, unsigned short status
)
2263 DBGISR(("%s txeom status=%04x\n", info
->device_name
, status
));
2265 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
2267 if (status
& IRQ_TXUNDER
) {
2268 unsigned short val
= rd_reg16(info
, TCR
);
2269 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
2270 wr_reg16(info
, TCR
, val
); /* clear reset bit */
2273 if (info
->tx_active
) {
2274 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
2275 if (status
& IRQ_TXUNDER
)
2276 info
->icount
.txunder
++;
2277 else if (status
& IRQ_TXIDLE
)
2278 info
->icount
.txok
++;
2281 if (unsent_tbufs(info
)) {
2283 update_tx_timer(info
);
2286 info
->tx_active
= false;
2288 del_timer(&info
->tx_timer
);
2290 if (info
->params
.mode
!= MGSL_MODE_ASYNC
&& info
->drop_rts_on_tx_done
) {
2291 info
->signals
&= ~SerialSignal_RTS
;
2292 info
->drop_rts_on_tx_done
= false;
2296 #if SYNCLINK_GENERIC_HDLC
2298 hdlcdev_tx_done(info
);
2302 if (info
->port
.tty
&& (info
->port
.tty
->stopped
|| info
->port
.tty
->hw_stopped
)) {
2306 info
->pending_bh
|= BH_TRANSMIT
;
2311 static void isr_gpio(struct slgt_info
*info
, unsigned int changed
, unsigned int state
)
2313 struct cond_wait
*w
, *prev
;
2315 /* wake processes waiting for specific transitions */
2316 for (w
= info
->gpio_wait_q
, prev
= NULL
; w
!= NULL
; w
= w
->next
) {
2317 if (w
->data
& changed
) {
2319 wake_up_interruptible(&w
->q
);
2321 prev
->next
= w
->next
;
2323 info
->gpio_wait_q
= w
->next
;
2329 /* interrupt service routine
2331 * irq interrupt number
2332 * dev_id device ID supplied during interrupt registration
2334 static irqreturn_t
slgt_interrupt(int dummy
, void *dev_id
)
2336 struct slgt_info
*info
= dev_id
;
2340 DBGISR(("slgt_interrupt irq=%d entry\n", info
->irq_level
));
2342 while((gsr
= rd_reg32(info
, GSR
) & 0xffffff00)) {
2343 DBGISR(("%s gsr=%08x\n", info
->device_name
, gsr
));
2344 info
->irq_occurred
= true;
2345 for(i
=0; i
< info
->port_count
; i
++) {
2346 if (info
->port_array
[i
] == NULL
)
2348 spin_lock(&info
->port_array
[i
]->lock
);
2349 if (gsr
& (BIT8
<< i
))
2350 isr_serial(info
->port_array
[i
]);
2351 if (gsr
& (BIT16
<< (i
*2)))
2352 isr_rdma(info
->port_array
[i
]);
2353 if (gsr
& (BIT17
<< (i
*2)))
2354 isr_tdma(info
->port_array
[i
]);
2355 spin_unlock(&info
->port_array
[i
]->lock
);
2359 if (info
->gpio_present
) {
2361 unsigned int changed
;
2362 spin_lock(&info
->lock
);
2363 while ((changed
= rd_reg32(info
, IOSR
)) != 0) {
2364 DBGISR(("%s iosr=%08x\n", info
->device_name
, changed
));
2365 /* read latched state of GPIO signals */
2366 state
= rd_reg32(info
, IOVR
);
2367 /* clear pending GPIO interrupt bits */
2368 wr_reg32(info
, IOSR
, changed
);
2369 for (i
=0 ; i
< info
->port_count
; i
++) {
2370 if (info
->port_array
[i
] != NULL
)
2371 isr_gpio(info
->port_array
[i
], changed
, state
);
2374 spin_unlock(&info
->lock
);
2377 for(i
=0; i
< info
->port_count
; i
++) {
2378 struct slgt_info
*port
= info
->port_array
[i
];
2381 spin_lock(&port
->lock
);
2382 if ((port
->port
.count
|| port
->netcount
) &&
2383 port
->pending_bh
&& !port
->bh_running
&&
2384 !port
->bh_requested
) {
2385 DBGISR(("%s bh queued\n", port
->device_name
));
2386 schedule_work(&port
->task
);
2387 port
->bh_requested
= true;
2389 spin_unlock(&port
->lock
);
2392 DBGISR(("slgt_interrupt irq=%d exit\n", info
->irq_level
));
2396 static int startup(struct slgt_info
*info
)
2398 DBGINFO(("%s startup\n", info
->device_name
));
2400 if (tty_port_initialized(&info
->port
))
2403 if (!info
->tx_buf
) {
2404 info
->tx_buf
= kmalloc(info
->max_frame_size
, GFP_KERNEL
);
2405 if (!info
->tx_buf
) {
2406 DBGERR(("%s can't allocate tx buffer\n", info
->device_name
));
2411 info
->pending_bh
= 0;
2413 memset(&info
->icount
, 0, sizeof(info
->icount
));
2415 /* program hardware for current parameters */
2416 change_params(info
);
2419 clear_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2421 tty_port_set_initialized(&info
->port
, 1);
2427 * called by close() and hangup() to shutdown hardware
2429 static void shutdown(struct slgt_info
*info
)
2431 unsigned long flags
;
2433 if (!tty_port_initialized(&info
->port
))
2436 DBGINFO(("%s shutdown\n", info
->device_name
));
2438 /* clear status wait queue because status changes */
2439 /* can't happen after shutting down the hardware */
2440 wake_up_interruptible(&info
->status_event_wait_q
);
2441 wake_up_interruptible(&info
->event_wait_q
);
2443 del_timer_sync(&info
->tx_timer
);
2444 del_timer_sync(&info
->rx_timer
);
2446 kfree(info
->tx_buf
);
2447 info
->tx_buf
= NULL
;
2449 spin_lock_irqsave(&info
->lock
,flags
);
2454 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
2456 if (!info
->port
.tty
|| info
->port
.tty
->termios
.c_cflag
& HUPCL
) {
2457 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2461 flush_cond_wait(&info
->gpio_wait_q
);
2463 spin_unlock_irqrestore(&info
->lock
,flags
);
2466 set_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2468 tty_port_set_initialized(&info
->port
, 0);
2471 static void program_hw(struct slgt_info
*info
)
2473 unsigned long flags
;
2475 spin_lock_irqsave(&info
->lock
,flags
);
2480 if (info
->params
.mode
!= MGSL_MODE_ASYNC
||
2488 info
->dcd_chkcount
= 0;
2489 info
->cts_chkcount
= 0;
2490 info
->ri_chkcount
= 0;
2491 info
->dsr_chkcount
= 0;
2493 slgt_irq_on(info
, IRQ_DCD
| IRQ_CTS
| IRQ_DSR
| IRQ_RI
);
2496 if (info
->netcount
||
2497 (info
->port
.tty
&& info
->port
.tty
->termios
.c_cflag
& CREAD
))
2500 spin_unlock_irqrestore(&info
->lock
,flags
);
2504 * reconfigure adapter based on new parameters
2506 static void change_params(struct slgt_info
*info
)
2511 if (!info
->port
.tty
)
2513 DBGINFO(("%s change_params\n", info
->device_name
));
2515 cflag
= info
->port
.tty
->termios
.c_cflag
;
2517 /* if B0 rate (hangup) specified then negate RTS and DTR */
2518 /* otherwise assert RTS and DTR */
2520 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
2522 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2524 /* byte size and parity */
2526 switch (cflag
& CSIZE
) {
2527 case CS5
: info
->params
.data_bits
= 5; break;
2528 case CS6
: info
->params
.data_bits
= 6; break;
2529 case CS7
: info
->params
.data_bits
= 7; break;
2530 case CS8
: info
->params
.data_bits
= 8; break;
2531 default: info
->params
.data_bits
= 7; break;
2534 info
->params
.stop_bits
= (cflag
& CSTOPB
) ? 2 : 1;
2537 info
->params
.parity
= (cflag
& PARODD
) ? ASYNC_PARITY_ODD
: ASYNC_PARITY_EVEN
;
2539 info
->params
.parity
= ASYNC_PARITY_NONE
;
2541 /* calculate number of jiffies to transmit a full
2542 * FIFO (32 bytes) at specified data rate
2544 bits_per_char
= info
->params
.data_bits
+
2545 info
->params
.stop_bits
+ 1;
2547 info
->params
.data_rate
= tty_get_baud_rate(info
->port
.tty
);
2549 if (info
->params
.data_rate
) {
2550 info
->timeout
= (32*HZ
*bits_per_char
) /
2551 info
->params
.data_rate
;
2553 info
->timeout
+= HZ
/50; /* Add .02 seconds of slop */
2555 tty_port_set_cts_flow(&info
->port
, cflag
& CRTSCTS
);
2556 tty_port_set_check_carrier(&info
->port
, ~cflag
& CLOCAL
);
2558 /* process tty input control flags */
2560 info
->read_status_mask
= IRQ_RXOVER
;
2561 if (I_INPCK(info
->port
.tty
))
2562 info
->read_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2563 if (I_BRKINT(info
->port
.tty
) || I_PARMRK(info
->port
.tty
))
2564 info
->read_status_mask
|= MASK_BREAK
;
2565 if (I_IGNPAR(info
->port
.tty
))
2566 info
->ignore_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2567 if (I_IGNBRK(info
->port
.tty
)) {
2568 info
->ignore_status_mask
|= MASK_BREAK
;
2569 /* If ignoring parity and break indicators, ignore
2570 * overruns too. (For real raw support).
2572 if (I_IGNPAR(info
->port
.tty
))
2573 info
->ignore_status_mask
|= MASK_OVERRUN
;
2579 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
)
2581 DBGINFO(("%s get_stats\n", info
->device_name
));
2583 memset(&info
->icount
, 0, sizeof(info
->icount
));
2585 if (copy_to_user(user_icount
, &info
->icount
, sizeof(struct mgsl_icount
)))
2591 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*user_params
)
2593 DBGINFO(("%s get_params\n", info
->device_name
));
2594 if (copy_to_user(user_params
, &info
->params
, sizeof(MGSL_PARAMS
)))
2599 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*new_params
)
2601 unsigned long flags
;
2602 MGSL_PARAMS tmp_params
;
2604 DBGINFO(("%s set_params\n", info
->device_name
));
2605 if (copy_from_user(&tmp_params
, new_params
, sizeof(MGSL_PARAMS
)))
2608 spin_lock_irqsave(&info
->lock
, flags
);
2609 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
)
2610 info
->base_clock
= tmp_params
.clock_speed
;
2612 memcpy(&info
->params
, &tmp_params
, sizeof(MGSL_PARAMS
));
2613 spin_unlock_irqrestore(&info
->lock
, flags
);
2620 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
)
2622 DBGINFO(("%s get_txidle=%d\n", info
->device_name
, info
->idle_mode
));
2623 if (put_user(info
->idle_mode
, idle_mode
))
2628 static int set_txidle(struct slgt_info
*info
, int idle_mode
)
2630 unsigned long flags
;
2631 DBGINFO(("%s set_txidle(%d)\n", info
->device_name
, idle_mode
));
2632 spin_lock_irqsave(&info
->lock
,flags
);
2633 info
->idle_mode
= idle_mode
;
2634 if (info
->params
.mode
!= MGSL_MODE_ASYNC
)
2636 spin_unlock_irqrestore(&info
->lock
,flags
);
2640 static int tx_enable(struct slgt_info
*info
, int enable
)
2642 unsigned long flags
;
2643 DBGINFO(("%s tx_enable(%d)\n", info
->device_name
, enable
));
2644 spin_lock_irqsave(&info
->lock
,flags
);
2646 if (!info
->tx_enabled
)
2649 if (info
->tx_enabled
)
2652 spin_unlock_irqrestore(&info
->lock
,flags
);
2657 * abort transmit HDLC frame
2659 static int tx_abort(struct slgt_info
*info
)
2661 unsigned long flags
;
2662 DBGINFO(("%s tx_abort\n", info
->device_name
));
2663 spin_lock_irqsave(&info
->lock
,flags
);
2665 spin_unlock_irqrestore(&info
->lock
,flags
);
2669 static int rx_enable(struct slgt_info
*info
, int enable
)
2671 unsigned long flags
;
2672 unsigned int rbuf_fill_level
;
2673 DBGINFO(("%s rx_enable(%08x)\n", info
->device_name
, enable
));
2674 spin_lock_irqsave(&info
->lock
,flags
);
2676 * enable[31..16] = receive DMA buffer fill level
2677 * 0 = noop (leave fill level unchanged)
2678 * fill level must be multiple of 4 and <= buffer size
2680 rbuf_fill_level
= ((unsigned int)enable
) >> 16;
2681 if (rbuf_fill_level
) {
2682 if ((rbuf_fill_level
> DMABUFSIZE
) || (rbuf_fill_level
% 4)) {
2683 spin_unlock_irqrestore(&info
->lock
, flags
);
2686 info
->rbuf_fill_level
= rbuf_fill_level
;
2687 if (rbuf_fill_level
< 128)
2688 info
->rx_pio
= 1; /* PIO mode */
2690 info
->rx_pio
= 0; /* DMA mode */
2691 rx_stop(info
); /* restart receiver to use new fill level */
2695 * enable[1..0] = receiver enable command
2698 * 2 = enable or force hunt mode if already enabled
2702 if (!info
->rx_enabled
)
2704 else if (enable
== 2) {
2705 /* force hunt mode (write 1 to RCR[3]) */
2706 wr_reg16(info
, RCR
, rd_reg16(info
, RCR
) | BIT3
);
2709 if (info
->rx_enabled
)
2712 spin_unlock_irqrestore(&info
->lock
,flags
);
2717 * wait for specified event to occur
2719 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
)
2721 unsigned long flags
;
2724 struct mgsl_icount cprev
, cnow
;
2727 struct _input_signal_events oldsigs
, newsigs
;
2728 DECLARE_WAITQUEUE(wait
, current
);
2730 if (get_user(mask
, mask_ptr
))
2733 DBGINFO(("%s wait_mgsl_event(%d)\n", info
->device_name
, mask
));
2735 spin_lock_irqsave(&info
->lock
,flags
);
2737 /* return immediately if state matches requested events */
2742 ( ((s
& SerialSignal_DSR
) ? MgslEvent_DsrActive
:MgslEvent_DsrInactive
) +
2743 ((s
& SerialSignal_DCD
) ? MgslEvent_DcdActive
:MgslEvent_DcdInactive
) +
2744 ((s
& SerialSignal_CTS
) ? MgslEvent_CtsActive
:MgslEvent_CtsInactive
) +
2745 ((s
& SerialSignal_RI
) ? MgslEvent_RiActive
:MgslEvent_RiInactive
) );
2747 spin_unlock_irqrestore(&info
->lock
,flags
);
2751 /* save current irq counts */
2752 cprev
= info
->icount
;
2753 oldsigs
= info
->input_signal_events
;
2755 /* enable hunt and idle irqs if needed */
2756 if (mask
& (MgslEvent_ExitHuntMode
+MgslEvent_IdleReceived
)) {
2757 unsigned short val
= rd_reg16(info
, SCR
);
2758 if (!(val
& IRQ_RXIDLE
))
2759 wr_reg16(info
, SCR
, (unsigned short)(val
| IRQ_RXIDLE
));
2762 set_current_state(TASK_INTERRUPTIBLE
);
2763 add_wait_queue(&info
->event_wait_q
, &wait
);
2765 spin_unlock_irqrestore(&info
->lock
,flags
);
2769 if (signal_pending(current
)) {
2774 /* get current irq counts */
2775 spin_lock_irqsave(&info
->lock
,flags
);
2776 cnow
= info
->icount
;
2777 newsigs
= info
->input_signal_events
;
2778 set_current_state(TASK_INTERRUPTIBLE
);
2779 spin_unlock_irqrestore(&info
->lock
,flags
);
2781 /* if no change, wait aborted for some reason */
2782 if (newsigs
.dsr_up
== oldsigs
.dsr_up
&&
2783 newsigs
.dsr_down
== oldsigs
.dsr_down
&&
2784 newsigs
.dcd_up
== oldsigs
.dcd_up
&&
2785 newsigs
.dcd_down
== oldsigs
.dcd_down
&&
2786 newsigs
.cts_up
== oldsigs
.cts_up
&&
2787 newsigs
.cts_down
== oldsigs
.cts_down
&&
2788 newsigs
.ri_up
== oldsigs
.ri_up
&&
2789 newsigs
.ri_down
== oldsigs
.ri_down
&&
2790 cnow
.exithunt
== cprev
.exithunt
&&
2791 cnow
.rxidle
== cprev
.rxidle
) {
2797 ( (newsigs
.dsr_up
!= oldsigs
.dsr_up
? MgslEvent_DsrActive
:0) +
2798 (newsigs
.dsr_down
!= oldsigs
.dsr_down
? MgslEvent_DsrInactive
:0) +
2799 (newsigs
.dcd_up
!= oldsigs
.dcd_up
? MgslEvent_DcdActive
:0) +
2800 (newsigs
.dcd_down
!= oldsigs
.dcd_down
? MgslEvent_DcdInactive
:0) +
2801 (newsigs
.cts_up
!= oldsigs
.cts_up
? MgslEvent_CtsActive
:0) +
2802 (newsigs
.cts_down
!= oldsigs
.cts_down
? MgslEvent_CtsInactive
:0) +
2803 (newsigs
.ri_up
!= oldsigs
.ri_up
? MgslEvent_RiActive
:0) +
2804 (newsigs
.ri_down
!= oldsigs
.ri_down
? MgslEvent_RiInactive
:0) +
2805 (cnow
.exithunt
!= cprev
.exithunt
? MgslEvent_ExitHuntMode
:0) +
2806 (cnow
.rxidle
!= cprev
.rxidle
? MgslEvent_IdleReceived
:0) );
2814 remove_wait_queue(&info
->event_wait_q
, &wait
);
2815 set_current_state(TASK_RUNNING
);
2818 if (mask
& (MgslEvent_ExitHuntMode
+ MgslEvent_IdleReceived
)) {
2819 spin_lock_irqsave(&info
->lock
,flags
);
2820 if (!waitqueue_active(&info
->event_wait_q
)) {
2821 /* disable enable exit hunt mode/idle rcvd IRQs */
2823 (unsigned short)(rd_reg16(info
, SCR
) & ~IRQ_RXIDLE
));
2825 spin_unlock_irqrestore(&info
->lock
,flags
);
2829 rc
= put_user(events
, mask_ptr
);
2833 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
)
2835 DBGINFO(("%s get_interface=%x\n", info
->device_name
, info
->if_mode
));
2836 if (put_user(info
->if_mode
, if_mode
))
2841 static int set_interface(struct slgt_info
*info
, int if_mode
)
2843 unsigned long flags
;
2846 DBGINFO(("%s set_interface=%x)\n", info
->device_name
, if_mode
));
2847 spin_lock_irqsave(&info
->lock
,flags
);
2848 info
->if_mode
= if_mode
;
2852 /* TCR (tx control) 07 1=RTS driver control */
2853 val
= rd_reg16(info
, TCR
);
2854 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
2858 wr_reg16(info
, TCR
, val
);
2860 spin_unlock_irqrestore(&info
->lock
,flags
);
2864 static int get_xsync(struct slgt_info
*info
, int __user
*xsync
)
2866 DBGINFO(("%s get_xsync=%x\n", info
->device_name
, info
->xsync
));
2867 if (put_user(info
->xsync
, xsync
))
2873 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2875 * sync pattern is contained in least significant bytes of value
2876 * most significant byte of sync pattern is oldest (1st sent/detected)
2878 static int set_xsync(struct slgt_info
*info
, int xsync
)
2880 unsigned long flags
;
2882 DBGINFO(("%s set_xsync=%x)\n", info
->device_name
, xsync
));
2883 spin_lock_irqsave(&info
->lock
, flags
);
2884 info
->xsync
= xsync
;
2885 wr_reg32(info
, XSR
, xsync
);
2886 spin_unlock_irqrestore(&info
->lock
, flags
);
2890 static int get_xctrl(struct slgt_info
*info
, int __user
*xctrl
)
2892 DBGINFO(("%s get_xctrl=%x\n", info
->device_name
, info
->xctrl
));
2893 if (put_user(info
->xctrl
, xctrl
))
2899 * set extended control options
2901 * xctrl[31:19] reserved, must be zero
2902 * xctrl[18:17] extended sync pattern length in bytes
2903 * 00 = 1 byte in xsr[7:0]
2904 * 01 = 2 bytes in xsr[15:0]
2905 * 10 = 3 bytes in xsr[23:0]
2906 * 11 = 4 bytes in xsr[31:0]
2907 * xctrl[16] 1 = enable terminal count, 0=disabled
2908 * xctrl[15:0] receive terminal count for fixed length packets
2909 * value is count minus one (0 = 1 byte packet)
2910 * when terminal count is reached, receiver
2911 * automatically returns to hunt mode and receive
2912 * FIFO contents are flushed to DMA buffers with
2913 * end of frame (EOF) status
2915 static int set_xctrl(struct slgt_info
*info
, int xctrl
)
2917 unsigned long flags
;
2919 DBGINFO(("%s set_xctrl=%x)\n", info
->device_name
, xctrl
));
2920 spin_lock_irqsave(&info
->lock
, flags
);
2921 info
->xctrl
= xctrl
;
2922 wr_reg32(info
, XCR
, xctrl
);
2923 spin_unlock_irqrestore(&info
->lock
, flags
);
2928 * set general purpose IO pin state and direction
2931 * state each bit indicates a pin state
2932 * smask set bit indicates pin state to set
2933 * dir each bit indicates a pin direction (0=input, 1=output)
2934 * dmask set bit indicates pin direction to set
2936 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
2938 unsigned long flags
;
2939 struct gpio_desc gpio
;
2942 if (!info
->gpio_present
)
2944 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
2946 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2947 info
->device_name
, gpio
.state
, gpio
.smask
,
2948 gpio
.dir
, gpio
.dmask
));
2950 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
2952 data
= rd_reg32(info
, IODR
);
2953 data
|= gpio
.dmask
& gpio
.dir
;
2954 data
&= ~(gpio
.dmask
& ~gpio
.dir
);
2955 wr_reg32(info
, IODR
, data
);
2958 data
= rd_reg32(info
, IOVR
);
2959 data
|= gpio
.smask
& gpio
.state
;
2960 data
&= ~(gpio
.smask
& ~gpio
.state
);
2961 wr_reg32(info
, IOVR
, data
);
2963 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
2969 * get general purpose IO pin state and direction
2971 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
2973 struct gpio_desc gpio
;
2974 if (!info
->gpio_present
)
2976 gpio
.state
= rd_reg32(info
, IOVR
);
2977 gpio
.smask
= 0xffffffff;
2978 gpio
.dir
= rd_reg32(info
, IODR
);
2979 gpio
.dmask
= 0xffffffff;
2980 if (copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
2982 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
2983 info
->device_name
, gpio
.state
, gpio
.dir
));
2988 * conditional wait facility
2990 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
)
2992 init_waitqueue_head(&w
->q
);
2993 init_waitqueue_entry(&w
->wait
, current
);
2997 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
)
2999 set_current_state(TASK_INTERRUPTIBLE
);
3000 add_wait_queue(&w
->q
, &w
->wait
);
3005 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*cw
)
3007 struct cond_wait
*w
, *prev
;
3008 remove_wait_queue(&cw
->q
, &cw
->wait
);
3009 set_current_state(TASK_RUNNING
);
3010 for (w
= *head
, prev
= NULL
; w
!= NULL
; prev
= w
, w
= w
->next
) {
3013 prev
->next
= w
->next
;
3021 static void flush_cond_wait(struct cond_wait
**head
)
3023 while (*head
!= NULL
) {
3024 wake_up_interruptible(&(*head
)->q
);
3025 *head
= (*head
)->next
;
3030 * wait for general purpose I/O pin(s) to enter specified state
3033 * state - bit indicates target pin state
3034 * smask - set bit indicates watched pin
3036 * The wait ends when at least one watched pin enters the specified
3037 * state. When 0 (no error) is returned, user_gpio->state is set to the
3038 * state of all GPIO pins when the wait ends.
3040 * Note: Each pin may be a dedicated input, dedicated output, or
3041 * configurable input/output. The number and configuration of pins
3042 * varies with the specific adapter model. Only input pins (dedicated
3043 * or configured) can be monitored with this function.
3045 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
3047 unsigned long flags
;
3049 struct gpio_desc gpio
;
3050 struct cond_wait wait
;
3053 if (!info
->gpio_present
)
3055 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
3057 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3058 info
->device_name
, gpio
.state
, gpio
.smask
));
3059 /* ignore output pins identified by set IODR bit */
3060 if ((gpio
.smask
&= ~rd_reg32(info
, IODR
)) == 0)
3062 init_cond_wait(&wait
, gpio
.smask
);
3064 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3065 /* enable interrupts for watched pins */
3066 wr_reg32(info
, IOER
, rd_reg32(info
, IOER
) | gpio
.smask
);
3067 /* get current pin states */
3068 state
= rd_reg32(info
, IOVR
);
3070 if (gpio
.smask
& ~(state
^ gpio
.state
)) {
3071 /* already in target state */
3074 /* wait for target state */
3075 add_cond_wait(&info
->gpio_wait_q
, &wait
);
3076 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3078 if (signal_pending(current
))
3081 gpio
.state
= wait
.data
;
3082 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3083 remove_cond_wait(&info
->gpio_wait_q
, &wait
);
3086 /* disable all GPIO interrupts if no waiting processes */
3087 if (info
->gpio_wait_q
== NULL
)
3088 wr_reg32(info
, IOER
, 0);
3089 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3091 if ((rc
== 0) && copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
3096 static int modem_input_wait(struct slgt_info
*info
,int arg
)
3098 unsigned long flags
;
3100 struct mgsl_icount cprev
, cnow
;
3101 DECLARE_WAITQUEUE(wait
, current
);
3103 /* save current irq counts */
3104 spin_lock_irqsave(&info
->lock
,flags
);
3105 cprev
= info
->icount
;
3106 add_wait_queue(&info
->status_event_wait_q
, &wait
);
3107 set_current_state(TASK_INTERRUPTIBLE
);
3108 spin_unlock_irqrestore(&info
->lock
,flags
);
3112 if (signal_pending(current
)) {
3117 /* get new irq counts */
3118 spin_lock_irqsave(&info
->lock
,flags
);
3119 cnow
= info
->icount
;
3120 set_current_state(TASK_INTERRUPTIBLE
);
3121 spin_unlock_irqrestore(&info
->lock
,flags
);
3123 /* if no change, wait aborted for some reason */
3124 if (cnow
.rng
== cprev
.rng
&& cnow
.dsr
== cprev
.dsr
&&
3125 cnow
.dcd
== cprev
.dcd
&& cnow
.cts
== cprev
.cts
) {
3130 /* check for change in caller specified modem input */
3131 if ((arg
& TIOCM_RNG
&& cnow
.rng
!= cprev
.rng
) ||
3132 (arg
& TIOCM_DSR
&& cnow
.dsr
!= cprev
.dsr
) ||
3133 (arg
& TIOCM_CD
&& cnow
.dcd
!= cprev
.dcd
) ||
3134 (arg
& TIOCM_CTS
&& cnow
.cts
!= cprev
.cts
)) {
3141 remove_wait_queue(&info
->status_event_wait_q
, &wait
);
3142 set_current_state(TASK_RUNNING
);
3147 * return state of serial control and status signals
3149 static int tiocmget(struct tty_struct
*tty
)
3151 struct slgt_info
*info
= tty
->driver_data
;
3152 unsigned int result
;
3153 unsigned long flags
;
3155 spin_lock_irqsave(&info
->lock
,flags
);
3157 spin_unlock_irqrestore(&info
->lock
,flags
);
3159 result
= ((info
->signals
& SerialSignal_RTS
) ? TIOCM_RTS
:0) +
3160 ((info
->signals
& SerialSignal_DTR
) ? TIOCM_DTR
:0) +
3161 ((info
->signals
& SerialSignal_DCD
) ? TIOCM_CAR
:0) +
3162 ((info
->signals
& SerialSignal_RI
) ? TIOCM_RNG
:0) +
3163 ((info
->signals
& SerialSignal_DSR
) ? TIOCM_DSR
:0) +
3164 ((info
->signals
& SerialSignal_CTS
) ? TIOCM_CTS
:0);
3166 DBGINFO(("%s tiocmget value=%08X\n", info
->device_name
, result
));
3171 * set modem control signals (DTR/RTS)
3173 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3174 * TIOCMSET = set/clear signal values
3175 * value bit mask for command
3177 static int tiocmset(struct tty_struct
*tty
,
3178 unsigned int set
, unsigned int clear
)
3180 struct slgt_info
*info
= tty
->driver_data
;
3181 unsigned long flags
;
3183 DBGINFO(("%s tiocmset(%x,%x)\n", info
->device_name
, set
, clear
));
3185 if (set
& TIOCM_RTS
)
3186 info
->signals
|= SerialSignal_RTS
;
3187 if (set
& TIOCM_DTR
)
3188 info
->signals
|= SerialSignal_DTR
;
3189 if (clear
& TIOCM_RTS
)
3190 info
->signals
&= ~SerialSignal_RTS
;
3191 if (clear
& TIOCM_DTR
)
3192 info
->signals
&= ~SerialSignal_DTR
;
3194 spin_lock_irqsave(&info
->lock
,flags
);
3196 spin_unlock_irqrestore(&info
->lock
,flags
);
3200 static int carrier_raised(struct tty_port
*port
)
3202 unsigned long flags
;
3203 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3205 spin_lock_irqsave(&info
->lock
,flags
);
3207 spin_unlock_irqrestore(&info
->lock
,flags
);
3208 return (info
->signals
& SerialSignal_DCD
) ? 1 : 0;
3211 static void dtr_rts(struct tty_port
*port
, int on
)
3213 unsigned long flags
;
3214 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3216 spin_lock_irqsave(&info
->lock
,flags
);
3218 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
3220 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
3222 spin_unlock_irqrestore(&info
->lock
,flags
);
3227 * block current process until the device is ready to open
3229 static int block_til_ready(struct tty_struct
*tty
, struct file
*filp
,
3230 struct slgt_info
*info
)
3232 DECLARE_WAITQUEUE(wait
, current
);
3234 bool do_clocal
= false;
3235 unsigned long flags
;
3237 struct tty_port
*port
= &info
->port
;
3239 DBGINFO(("%s block_til_ready\n", tty
->driver
->name
));
3241 if (filp
->f_flags
& O_NONBLOCK
|| tty_io_error(tty
)) {
3242 /* nonblock mode is set or port is not enabled */
3243 tty_port_set_active(port
, 1);
3250 /* Wait for carrier detect and the line to become
3251 * free (i.e., not in use by the callout). While we are in
3252 * this loop, port->count is dropped by one, so that
3253 * close() knows when to free things. We restore it upon
3254 * exit, either normal or abnormal.
3258 add_wait_queue(&port
->open_wait
, &wait
);
3260 spin_lock_irqsave(&info
->lock
, flags
);
3262 spin_unlock_irqrestore(&info
->lock
, flags
);
3263 port
->blocked_open
++;
3266 if (C_BAUD(tty
) && tty_port_initialized(port
))
3267 tty_port_raise_dtr_rts(port
);
3269 set_current_state(TASK_INTERRUPTIBLE
);
3271 if (tty_hung_up_p(filp
) || !tty_port_initialized(port
)) {
3272 retval
= (port
->flags
& ASYNC_HUP_NOTIFY
) ?
3273 -EAGAIN
: -ERESTARTSYS
;
3277 cd
= tty_port_carrier_raised(port
);
3278 if (do_clocal
|| cd
)
3281 if (signal_pending(current
)) {
3282 retval
= -ERESTARTSYS
;
3286 DBGINFO(("%s block_til_ready wait\n", tty
->driver
->name
));
3292 set_current_state(TASK_RUNNING
);
3293 remove_wait_queue(&port
->open_wait
, &wait
);
3295 if (!tty_hung_up_p(filp
))
3297 port
->blocked_open
--;
3300 tty_port_set_active(port
, 1);
3302 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty
->driver
->name
, retval
));
3307 * allocate buffers used for calling line discipline receive_buf
3308 * directly in synchronous mode
3309 * note: add 5 bytes to max frame size to allow appending
3310 * 32-bit CRC and status byte when configured to do so
3312 static int alloc_tmp_rbuf(struct slgt_info
*info
)
3314 info
->tmp_rbuf
= kmalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3315 if (info
->tmp_rbuf
== NULL
)
3317 /* unused flag buffer to satisfy receive_buf calling interface */
3318 info
->flag_buf
= kzalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3319 if (!info
->flag_buf
) {
3320 kfree(info
->tmp_rbuf
);
3321 info
->tmp_rbuf
= NULL
;
3327 static void free_tmp_rbuf(struct slgt_info
*info
)
3329 kfree(info
->tmp_rbuf
);
3330 info
->tmp_rbuf
= NULL
;
3331 kfree(info
->flag_buf
);
3332 info
->flag_buf
= NULL
;
3336 * allocate DMA descriptor lists.
3338 static int alloc_desc(struct slgt_info
*info
)
3343 /* allocate memory to hold descriptor lists */
3344 info
->bufs
= pci_zalloc_consistent(info
->pdev
, DESC_LIST_SIZE
,
3345 &info
->bufs_dma_addr
);
3346 if (info
->bufs
== NULL
)
3349 info
->rbufs
= (struct slgt_desc
*)info
->bufs
;
3350 info
->tbufs
= ((struct slgt_desc
*)info
->bufs
) + info
->rbuf_count
;
3352 pbufs
= (unsigned int)info
->bufs_dma_addr
;
3355 * Build circular lists of descriptors
3358 for (i
=0; i
< info
->rbuf_count
; i
++) {
3359 /* physical address of this descriptor */
3360 info
->rbufs
[i
].pdesc
= pbufs
+ (i
* sizeof(struct slgt_desc
));
3362 /* physical address of next descriptor */
3363 if (i
== info
->rbuf_count
- 1)
3364 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
);
3366 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
+ ((i
+1) * sizeof(struct slgt_desc
)));
3367 set_desc_count(info
->rbufs
[i
], DMABUFSIZE
);
3370 for (i
=0; i
< info
->tbuf_count
; i
++) {
3371 /* physical address of this descriptor */
3372 info
->tbufs
[i
].pdesc
= pbufs
+ ((info
->rbuf_count
+ i
) * sizeof(struct slgt_desc
));
3374 /* physical address of next descriptor */
3375 if (i
== info
->tbuf_count
- 1)
3376 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ info
->rbuf_count
* sizeof(struct slgt_desc
));
3378 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ ((info
->rbuf_count
+ i
+ 1) * sizeof(struct slgt_desc
)));
3384 static void free_desc(struct slgt_info
*info
)
3386 if (info
->bufs
!= NULL
) {
3387 pci_free_consistent(info
->pdev
, DESC_LIST_SIZE
, info
->bufs
, info
->bufs_dma_addr
);
3394 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3397 for (i
=0; i
< count
; i
++) {
3398 if ((bufs
[i
].buf
= pci_alloc_consistent(info
->pdev
, DMABUFSIZE
, &bufs
[i
].buf_dma_addr
)) == NULL
)
3400 bufs
[i
].pbuf
= cpu_to_le32((unsigned int)bufs
[i
].buf_dma_addr
);
3405 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3408 for (i
=0; i
< count
; i
++) {
3409 if (bufs
[i
].buf
== NULL
)
3411 pci_free_consistent(info
->pdev
, DMABUFSIZE
, bufs
[i
].buf
, bufs
[i
].buf_dma_addr
);
3416 static int alloc_dma_bufs(struct slgt_info
*info
)
3418 info
->rbuf_count
= 32;
3419 info
->tbuf_count
= 32;
3421 if (alloc_desc(info
) < 0 ||
3422 alloc_bufs(info
, info
->rbufs
, info
->rbuf_count
) < 0 ||
3423 alloc_bufs(info
, info
->tbufs
, info
->tbuf_count
) < 0 ||
3424 alloc_tmp_rbuf(info
) < 0) {
3425 DBGERR(("%s DMA buffer alloc fail\n", info
->device_name
));
3432 static void free_dma_bufs(struct slgt_info
*info
)
3435 free_bufs(info
, info
->rbufs
, info
->rbuf_count
);
3436 free_bufs(info
, info
->tbufs
, info
->tbuf_count
);
3439 free_tmp_rbuf(info
);
3442 static int claim_resources(struct slgt_info
*info
)
3444 if (request_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
, "synclink_gt") == NULL
) {
3445 DBGERR(("%s reg addr conflict, addr=%08X\n",
3446 info
->device_name
, info
->phys_reg_addr
));
3447 info
->init_error
= DiagStatus_AddressConflict
;
3451 info
->reg_addr_requested
= true;
3453 info
->reg_addr
= ioremap_nocache(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3454 if (!info
->reg_addr
) {
3455 DBGERR(("%s can't map device registers, addr=%08X\n",
3456 info
->device_name
, info
->phys_reg_addr
));
3457 info
->init_error
= DiagStatus_CantAssignPciResources
;
3463 release_resources(info
);
3467 static void release_resources(struct slgt_info
*info
)
3469 if (info
->irq_requested
) {
3470 free_irq(info
->irq_level
, info
);
3471 info
->irq_requested
= false;
3474 if (info
->reg_addr_requested
) {
3475 release_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3476 info
->reg_addr_requested
= false;
3479 if (info
->reg_addr
) {
3480 iounmap(info
->reg_addr
);
3481 info
->reg_addr
= NULL
;
3485 /* Add the specified device instance data structure to the
3486 * global linked list of devices and increment the device count.
3488 static void add_device(struct slgt_info
*info
)
3492 info
->next_device
= NULL
;
3493 info
->line
= slgt_device_count
;
3494 sprintf(info
->device_name
, "%s%d", tty_dev_prefix
, info
->line
);
3496 if (info
->line
< MAX_DEVICES
) {
3497 if (maxframe
[info
->line
])
3498 info
->max_frame_size
= maxframe
[info
->line
];
3501 slgt_device_count
++;
3503 if (!slgt_device_list
)
3504 slgt_device_list
= info
;
3506 struct slgt_info
*current_dev
= slgt_device_list
;
3507 while(current_dev
->next_device
)
3508 current_dev
= current_dev
->next_device
;
3509 current_dev
->next_device
= info
;
3512 if (info
->max_frame_size
< 4096)
3513 info
->max_frame_size
= 4096;
3514 else if (info
->max_frame_size
> 65535)
3515 info
->max_frame_size
= 65535;
3517 switch(info
->pdev
->device
) {
3518 case SYNCLINK_GT_DEVICE_ID
:
3521 case SYNCLINK_GT2_DEVICE_ID
:
3524 case SYNCLINK_GT4_DEVICE_ID
:
3527 case SYNCLINK_AC_DEVICE_ID
:
3529 info
->params
.mode
= MGSL_MODE_ASYNC
;
3532 devstr
= "(unknown model)";
3534 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3535 devstr
, info
->device_name
, info
->phys_reg_addr
,
3536 info
->irq_level
, info
->max_frame_size
);
3538 #if SYNCLINK_GENERIC_HDLC
3543 static const struct tty_port_operations slgt_port_ops
= {
3544 .carrier_raised
= carrier_raised
,
3549 * allocate device instance structure, return NULL on failure
3551 static struct slgt_info
*alloc_dev(int adapter_num
, int port_num
, struct pci_dev
*pdev
)
3553 struct slgt_info
*info
;
3555 info
= kzalloc(sizeof(struct slgt_info
), GFP_KERNEL
);
3558 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3559 driver_name
, adapter_num
, port_num
));
3561 tty_port_init(&info
->port
);
3562 info
->port
.ops
= &slgt_port_ops
;
3563 info
->magic
= MGSL_MAGIC
;
3564 INIT_WORK(&info
->task
, bh_handler
);
3565 info
->max_frame_size
= 4096;
3566 info
->base_clock
= 14745600;
3567 info
->rbuf_fill_level
= DMABUFSIZE
;
3568 info
->port
.close_delay
= 5*HZ
/10;
3569 info
->port
.closing_wait
= 30*HZ
;
3570 init_waitqueue_head(&info
->status_event_wait_q
);
3571 init_waitqueue_head(&info
->event_wait_q
);
3572 spin_lock_init(&info
->netlock
);
3573 memcpy(&info
->params
,&default_params
,sizeof(MGSL_PARAMS
));
3574 info
->idle_mode
= HDLC_TXIDLE_FLAGS
;
3575 info
->adapter_num
= adapter_num
;
3576 info
->port_num
= port_num
;
3578 timer_setup(&info
->tx_timer
, tx_timeout
, 0);
3579 timer_setup(&info
->rx_timer
, rx_timeout
, 0);
3581 /* Copy configuration info to device instance data */
3583 info
->irq_level
= pdev
->irq
;
3584 info
->phys_reg_addr
= pci_resource_start(pdev
,0);
3586 info
->bus_type
= MGSL_BUS_TYPE_PCI
;
3587 info
->irq_flags
= IRQF_SHARED
;
3589 info
->init_error
= -1; /* assume error, set to 0 on successful init */
3595 static void device_init(int adapter_num
, struct pci_dev
*pdev
)
3597 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
3601 if (pdev
->device
== SYNCLINK_GT2_DEVICE_ID
)
3603 else if (pdev
->device
== SYNCLINK_GT4_DEVICE_ID
)
3606 /* allocate device instances for all ports */
3607 for (i
=0; i
< port_count
; ++i
) {
3608 port_array
[i
] = alloc_dev(adapter_num
, i
, pdev
);
3609 if (port_array
[i
] == NULL
) {
3610 for (--i
; i
>= 0; --i
) {
3611 tty_port_destroy(&port_array
[i
]->port
);
3612 kfree(port_array
[i
]);
3618 /* give copy of port_array to all ports and add to device list */
3619 for (i
=0; i
< port_count
; ++i
) {
3620 memcpy(port_array
[i
]->port_array
, port_array
, sizeof(port_array
));
3621 add_device(port_array
[i
]);
3622 port_array
[i
]->port_count
= port_count
;
3623 spin_lock_init(&port_array
[i
]->lock
);
3626 /* Allocate and claim adapter resources */
3627 if (!claim_resources(port_array
[0])) {
3629 alloc_dma_bufs(port_array
[0]);
3631 /* copy resource information from first port to others */
3632 for (i
= 1; i
< port_count
; ++i
) {
3633 port_array
[i
]->irq_level
= port_array
[0]->irq_level
;
3634 port_array
[i
]->reg_addr
= port_array
[0]->reg_addr
;
3635 alloc_dma_bufs(port_array
[i
]);
3638 if (request_irq(port_array
[0]->irq_level
,
3640 port_array
[0]->irq_flags
,
3641 port_array
[0]->device_name
,
3642 port_array
[0]) < 0) {
3643 DBGERR(("%s request_irq failed IRQ=%d\n",
3644 port_array
[0]->device_name
,
3645 port_array
[0]->irq_level
));
3647 port_array
[0]->irq_requested
= true;
3648 adapter_test(port_array
[0]);
3649 for (i
=1 ; i
< port_count
; i
++) {
3650 port_array
[i
]->init_error
= port_array
[0]->init_error
;
3651 port_array
[i
]->gpio_present
= port_array
[0]->gpio_present
;
3656 for (i
= 0; i
< port_count
; ++i
) {
3657 struct slgt_info
*info
= port_array
[i
];
3658 tty_port_register_device(&info
->port
, serial_driver
, info
->line
,
3663 static int init_one(struct pci_dev
*dev
,
3664 const struct pci_device_id
*ent
)
3666 if (pci_enable_device(dev
)) {
3667 printk("error enabling pci device %p\n", dev
);
3670 pci_set_master(dev
);
3671 device_init(slgt_device_count
, dev
);
3675 static void remove_one(struct pci_dev
*dev
)
3679 static const struct tty_operations ops
= {
3683 .put_char
= put_char
,
3684 .flush_chars
= flush_chars
,
3685 .write_room
= write_room
,
3686 .chars_in_buffer
= chars_in_buffer
,
3687 .flush_buffer
= flush_buffer
,
3689 .compat_ioctl
= slgt_compat_ioctl
,
3690 .throttle
= throttle
,
3691 .unthrottle
= unthrottle
,
3692 .send_xchar
= send_xchar
,
3693 .break_ctl
= set_break
,
3694 .wait_until_sent
= wait_until_sent
,
3695 .set_termios
= set_termios
,
3697 .start
= tx_release
,
3699 .tiocmget
= tiocmget
,
3700 .tiocmset
= tiocmset
,
3701 .get_icount
= get_icount
,
3702 .proc_show
= synclink_gt_proc_show
,
3705 static void slgt_cleanup(void)
3708 struct slgt_info
*info
;
3709 struct slgt_info
*tmp
;
3711 printk(KERN_INFO
"unload %s\n", driver_name
);
3713 if (serial_driver
) {
3714 for (info
=slgt_device_list
; info
!= NULL
; info
=info
->next_device
)
3715 tty_unregister_device(serial_driver
, info
->line
);
3716 rc
= tty_unregister_driver(serial_driver
);
3718 DBGERR(("tty_unregister_driver error=%d\n", rc
));
3719 put_tty_driver(serial_driver
);
3723 info
= slgt_device_list
;
3726 info
= info
->next_device
;
3729 /* release devices */
3730 info
= slgt_device_list
;
3732 #if SYNCLINK_GENERIC_HDLC
3735 free_dma_bufs(info
);
3736 free_tmp_rbuf(info
);
3737 if (info
->port_num
== 0)
3738 release_resources(info
);
3740 info
= info
->next_device
;
3741 tty_port_destroy(&tmp
->port
);
3746 pci_unregister_driver(&pci_driver
);
3750 * Driver initialization entry point.
3752 static int __init
slgt_init(void)
3756 printk(KERN_INFO
"%s\n", driver_name
);
3758 serial_driver
= alloc_tty_driver(MAX_DEVICES
);
3759 if (!serial_driver
) {
3760 printk("%s can't allocate tty driver\n", driver_name
);
3764 /* Initialize the tty_driver structure */
3766 serial_driver
->driver_name
= slgt_driver_name
;
3767 serial_driver
->name
= tty_dev_prefix
;
3768 serial_driver
->major
= ttymajor
;
3769 serial_driver
->minor_start
= 64;
3770 serial_driver
->type
= TTY_DRIVER_TYPE_SERIAL
;
3771 serial_driver
->subtype
= SERIAL_TYPE_NORMAL
;
3772 serial_driver
->init_termios
= tty_std_termios
;
3773 serial_driver
->init_termios
.c_cflag
=
3774 B9600
| CS8
| CREAD
| HUPCL
| CLOCAL
;
3775 serial_driver
->init_termios
.c_ispeed
= 9600;
3776 serial_driver
->init_termios
.c_ospeed
= 9600;
3777 serial_driver
->flags
= TTY_DRIVER_REAL_RAW
| TTY_DRIVER_DYNAMIC_DEV
;
3778 tty_set_operations(serial_driver
, &ops
);
3779 if ((rc
= tty_register_driver(serial_driver
)) < 0) {
3780 DBGERR(("%s can't register serial driver\n", driver_name
));
3781 put_tty_driver(serial_driver
);
3782 serial_driver
= NULL
;
3786 printk(KERN_INFO
"%s, tty major#%d\n",
3787 driver_name
, serial_driver
->major
);
3789 slgt_device_count
= 0;
3790 if ((rc
= pci_register_driver(&pci_driver
)) < 0) {
3791 printk("%s pci_register_driver error=%d\n", driver_name
, rc
);
3794 pci_registered
= true;
3796 if (!slgt_device_list
)
3797 printk("%s no devices found\n",driver_name
);
3806 static void __exit
slgt_exit(void)
3811 module_init(slgt_init
);
3812 module_exit(slgt_exit
);
3815 * register access routines
3818 #define CALC_REGADDR() \
3819 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3821 reg_addr += (info->port_num) * 32; \
3822 else if (addr >= 0x40) \
3823 reg_addr += (info->port_num) * 16;
3825 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
)
3828 return readb((void __iomem
*)reg_addr
);
3831 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
)
3834 writeb(value
, (void __iomem
*)reg_addr
);
3837 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
)
3840 return readw((void __iomem
*)reg_addr
);
3843 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
)
3846 writew(value
, (void __iomem
*)reg_addr
);
3849 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
)
3852 return readl((void __iomem
*)reg_addr
);
3855 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
)
3858 writel(value
, (void __iomem
*)reg_addr
);
3861 static void rdma_reset(struct slgt_info
*info
)
3866 wr_reg32(info
, RDCSR
, BIT1
);
3868 /* wait for enable bit cleared */
3869 for(i
=0 ; i
< 1000 ; i
++)
3870 if (!(rd_reg32(info
, RDCSR
) & BIT0
))
3874 static void tdma_reset(struct slgt_info
*info
)
3879 wr_reg32(info
, TDCSR
, BIT1
);
3881 /* wait for enable bit cleared */
3882 for(i
=0 ; i
< 1000 ; i
++)
3883 if (!(rd_reg32(info
, TDCSR
) & BIT0
))
3888 * enable internal loopback
3889 * TxCLK and RxCLK are generated from BRG
3890 * and TxD is looped back to RxD internally.
3892 static void enable_loopback(struct slgt_info
*info
)
3894 /* SCR (serial control) BIT2=loopback enable */
3895 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT2
));
3897 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
3898 /* CCR (clock control)
3899 * 07..05 tx clock source (010 = BRG)
3900 * 04..02 rx clock source (010 = BRG)
3901 * 01 auxclk enable (0 = disable)
3902 * 00 BRG enable (1 = enable)
3906 wr_reg8(info
, CCR
, 0x49);
3908 /* set speed if available, otherwise use default */
3909 if (info
->params
.clock_speed
)
3910 set_rate(info
, info
->params
.clock_speed
);
3912 set_rate(info
, 3686400);
3917 * set baud rate generator to specified rate
3919 static void set_rate(struct slgt_info
*info
, u32 rate
)
3922 unsigned int osc
= info
->base_clock
;
3924 /* div = osc/rate - 1
3926 * Round div up if osc/rate is not integer to
3927 * force to next slowest rate.
3932 if (!(osc
% rate
) && div
)
3934 wr_reg16(info
, BDR
, (unsigned short)div
);
3938 static void rx_stop(struct slgt_info
*info
)
3942 /* disable and reset receiver */
3943 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
3944 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
3945 wr_reg16(info
, RCR
, val
); /* clear reset bit */
3947 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
+ IRQ_RXIDLE
);
3949 /* clear pending rx interrupts */
3950 wr_reg16(info
, SSR
, IRQ_RXIDLE
+ IRQ_RXOVER
);
3954 info
->rx_enabled
= false;
3955 info
->rx_restart
= false;
3958 static void rx_start(struct slgt_info
*info
)
3962 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
);
3964 /* clear pending rx overrun IRQ */
3965 wr_reg16(info
, SSR
, IRQ_RXOVER
);
3967 /* reset and disable receiver */
3968 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
3969 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
3970 wr_reg16(info
, RCR
, val
); /* clear reset bit */
3976 /* rx request when rx FIFO not empty */
3977 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) & ~BIT14
));
3978 slgt_irq_on(info
, IRQ_RXDATA
);
3979 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
3980 /* enable saving of rx status */
3981 wr_reg32(info
, RDCSR
, BIT6
);
3984 /* rx request when rx FIFO half full */
3985 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT14
));
3986 /* set 1st descriptor address */
3987 wr_reg32(info
, RDDAR
, info
->rbufs
[0].pdesc
);
3989 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
3990 /* enable rx DMA and DMA interrupt */
3991 wr_reg32(info
, RDCSR
, (BIT2
+ BIT0
));
3993 /* enable saving of rx status, rx DMA and DMA interrupt */
3994 wr_reg32(info
, RDCSR
, (BIT6
+ BIT2
+ BIT0
));
3998 slgt_irq_on(info
, IRQ_RXOVER
);
4000 /* enable receiver */
4001 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | BIT1
));
4003 info
->rx_restart
= false;
4004 info
->rx_enabled
= true;
4007 static void tx_start(struct slgt_info
*info
)
4009 if (!info
->tx_enabled
) {
4011 (unsigned short)((rd_reg16(info
, TCR
) | BIT1
) & ~BIT2
));
4012 info
->tx_enabled
= true;
4015 if (desc_count(info
->tbufs
[info
->tbuf_start
])) {
4016 info
->drop_rts_on_tx_done
= false;
4018 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
4019 if (info
->params
.flags
& HDLC_FLAG_AUTO_RTS
) {
4021 if (!(info
->signals
& SerialSignal_RTS
)) {
4022 info
->signals
|= SerialSignal_RTS
;
4024 info
->drop_rts_on_tx_done
= true;
4028 slgt_irq_off(info
, IRQ_TXDATA
);
4029 slgt_irq_on(info
, IRQ_TXUNDER
+ IRQ_TXIDLE
);
4030 /* clear tx idle and underrun status bits */
4031 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4033 slgt_irq_off(info
, IRQ_TXDATA
);
4034 slgt_irq_on(info
, IRQ_TXIDLE
);
4035 /* clear tx idle status bit */
4036 wr_reg16(info
, SSR
, IRQ_TXIDLE
);
4038 /* set 1st descriptor address and start DMA */
4039 wr_reg32(info
, TDDAR
, info
->tbufs
[info
->tbuf_start
].pdesc
);
4040 wr_reg32(info
, TDCSR
, BIT2
+ BIT0
);
4041 info
->tx_active
= true;
4045 static void tx_stop(struct slgt_info
*info
)
4049 del_timer(&info
->tx_timer
);
4053 /* reset and disable transmitter */
4054 val
= rd_reg16(info
, TCR
) & ~BIT1
; /* clear enable bit */
4055 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
4057 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
4059 /* clear tx idle and underrun status bit */
4060 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4064 info
->tx_enabled
= false;
4065 info
->tx_active
= false;
4068 static void reset_port(struct slgt_info
*info
)
4070 if (!info
->reg_addr
)
4076 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
4079 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4082 static void reset_adapter(struct slgt_info
*info
)
4085 for (i
=0; i
< info
->port_count
; ++i
) {
4086 if (info
->port_array
[i
])
4087 reset_port(info
->port_array
[i
]);
4091 static void async_mode(struct slgt_info
*info
)
4095 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4101 * 15..13 mode, 010=async
4102 * 12..10 encoding, 000=NRZ
4104 * 08 1=odd parity, 0=even parity
4105 * 07 1=RTS driver control
4107 * 05..04 character length
4112 * 03 0=1 stop bit, 1=2 stop bits
4115 * 00 auto-CTS enable
4119 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4122 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4124 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4128 switch (info
->params
.data_bits
)
4130 case 6: val
|= BIT4
; break;
4131 case 7: val
|= BIT5
; break;
4132 case 8: val
|= BIT5
+ BIT4
; break;
4135 if (info
->params
.stop_bits
!= 1)
4138 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4141 wr_reg16(info
, TCR
, val
);
4145 * 15..13 mode, 010=async
4146 * 12..10 encoding, 000=NRZ
4148 * 08 1=odd parity, 0=even parity
4149 * 07..06 reserved, must be 0
4150 * 05..04 character length
4155 * 03 reserved, must be zero
4158 * 00 auto-DCD enable
4162 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4164 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4168 switch (info
->params
.data_bits
)
4170 case 6: val
|= BIT4
; break;
4171 case 7: val
|= BIT5
; break;
4172 case 8: val
|= BIT5
+ BIT4
; break;
4175 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4178 wr_reg16(info
, RCR
, val
);
4180 /* CCR (clock control)
4182 * 07..05 011 = tx clock source is BRG/16
4183 * 04..02 010 = rx clock source is BRG
4184 * 01 0 = auxclk disabled
4185 * 00 1 = BRG enabled
4189 wr_reg8(info
, CCR
, 0x69);
4193 /* SCR (serial control)
4195 * 15 1=tx req on FIFO half empty
4196 * 14 1=rx req on FIFO half full
4197 * 13 tx data IRQ enable
4198 * 12 tx idle IRQ enable
4199 * 11 rx break on IRQ enable
4200 * 10 rx data IRQ enable
4201 * 09 rx break off IRQ enable
4202 * 08 overrun IRQ enable
4207 * 03 0=16x sampling, 1=8x sampling
4208 * 02 1=txd->rxd internal loopback enable
4209 * 01 reserved, must be zero
4210 * 00 1=master IRQ enable
4212 val
= BIT15
+ BIT14
+ BIT0
;
4213 /* JCR[8] : 1 = x8 async mode feature available */
4214 if ((rd_reg32(info
, JCR
) & BIT8
) && info
->params
.data_rate
&&
4215 ((info
->base_clock
< (info
->params
.data_rate
* 16)) ||
4216 (info
->base_clock
% (info
->params
.data_rate
* 16)))) {
4217 /* use 8x sampling */
4219 set_rate(info
, info
->params
.data_rate
* 8);
4221 /* use 16x sampling */
4222 set_rate(info
, info
->params
.data_rate
* 16);
4224 wr_reg16(info
, SCR
, val
);
4226 slgt_irq_on(info
, IRQ_RXBREAK
| IRQ_RXOVER
);
4228 if (info
->params
.loopback
)
4229 enable_loopback(info
);
4232 static void sync_mode(struct slgt_info
*info
)
4236 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4244 * 001=raw bit synchronous
4245 * 010=asynchronous/isochronous
4246 * 011=monosync byte synchronous
4247 * 100=bisync byte synchronous
4248 * 101=xsync byte synchronous
4252 * 07 1=RTS driver control
4253 * 06 preamble enable
4254 * 05..04 preamble length
4255 * 03 share open/close flag
4258 * 00 auto-CTS enable
4262 switch(info
->params
.mode
) {
4263 case MGSL_MODE_XSYNC
:
4264 val
|= BIT15
+ BIT13
;
4266 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4267 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4268 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4270 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4273 switch(info
->params
.encoding
)
4275 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4276 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4277 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4278 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4279 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4280 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4281 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4284 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4286 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4287 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4290 if (info
->params
.preamble
!= HDLC_PREAMBLE_PATTERN_NONE
)
4293 switch (info
->params
.preamble_length
)
4295 case HDLC_PREAMBLE_LENGTH_16BITS
: val
|= BIT5
; break;
4296 case HDLC_PREAMBLE_LENGTH_32BITS
: val
|= BIT4
; break;
4297 case HDLC_PREAMBLE_LENGTH_64BITS
: val
|= BIT5
+ BIT4
; break;
4300 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4303 wr_reg16(info
, TCR
, val
);
4305 /* TPR (transmit preamble) */
4307 switch (info
->params
.preamble
)
4309 case HDLC_PREAMBLE_PATTERN_FLAGS
: val
= 0x7e; break;
4310 case HDLC_PREAMBLE_PATTERN_ONES
: val
= 0xff; break;
4311 case HDLC_PREAMBLE_PATTERN_ZEROS
: val
= 0x00; break;
4312 case HDLC_PREAMBLE_PATTERN_10
: val
= 0x55; break;
4313 case HDLC_PREAMBLE_PATTERN_01
: val
= 0xaa; break;
4314 default: val
= 0x7e; break;
4316 wr_reg8(info
, TPR
, (unsigned char)val
);
4322 * 001=raw bit synchronous
4323 * 010=asynchronous/isochronous
4324 * 011=monosync byte synchronous
4325 * 100=bisync byte synchronous
4326 * 101=xsync byte synchronous
4330 * 07..03 reserved, must be 0
4333 * 00 auto-DCD enable
4337 switch(info
->params
.mode
) {
4338 case MGSL_MODE_XSYNC
:
4339 val
|= BIT15
+ BIT13
;
4341 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4342 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4343 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4346 switch(info
->params
.encoding
)
4348 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4349 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4350 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4351 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4352 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4353 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4354 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4357 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4359 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4360 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4363 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4366 wr_reg16(info
, RCR
, val
);
4368 /* CCR (clock control)
4370 * 07..05 tx clock source
4371 * 04..02 rx clock source
4377 if (info
->params
.flags
& HDLC_FLAG_TXC_BRG
)
4379 // when RxC source is DPLL, BRG generates 16X DPLL
4380 // reference clock, so take TxC from BRG/16 to get
4381 // transmit clock at actual data rate
4382 if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4383 val
|= BIT6
+ BIT5
; /* 011, txclk = BRG/16 */
4385 val
|= BIT6
; /* 010, txclk = BRG */
4387 else if (info
->params
.flags
& HDLC_FLAG_TXC_DPLL
)
4388 val
|= BIT7
; /* 100, txclk = DPLL Input */
4389 else if (info
->params
.flags
& HDLC_FLAG_TXC_RXCPIN
)
4390 val
|= BIT5
; /* 001, txclk = RXC Input */
4392 if (info
->params
.flags
& HDLC_FLAG_RXC_BRG
)
4393 val
|= BIT3
; /* 010, rxclk = BRG */
4394 else if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4395 val
|= BIT4
; /* 100, rxclk = DPLL */
4396 else if (info
->params
.flags
& HDLC_FLAG_RXC_TXCPIN
)
4397 val
|= BIT2
; /* 001, rxclk = TXC Input */
4399 if (info
->params
.clock_speed
)
4402 wr_reg8(info
, CCR
, (unsigned char)val
);
4404 if (info
->params
.flags
& (HDLC_FLAG_TXC_DPLL
+ HDLC_FLAG_RXC_DPLL
))
4406 // program DPLL mode
4407 switch(info
->params
.encoding
)
4409 case HDLC_ENCODING_BIPHASE_MARK
:
4410 case HDLC_ENCODING_BIPHASE_SPACE
:
4412 case HDLC_ENCODING_BIPHASE_LEVEL
:
4413 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
:
4414 val
= BIT7
+ BIT6
; break;
4415 default: val
= BIT6
; // NRZ encodings
4417 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | val
));
4419 // DPLL requires a 16X reference clock from BRG
4420 set_rate(info
, info
->params
.clock_speed
* 16);
4423 set_rate(info
, info
->params
.clock_speed
);
4429 /* SCR (serial control)
4431 * 15 1=tx req on FIFO half empty
4432 * 14 1=rx req on FIFO half full
4433 * 13 tx data IRQ enable
4434 * 12 tx idle IRQ enable
4435 * 11 underrun IRQ enable
4436 * 10 rx data IRQ enable
4437 * 09 rx idle IRQ enable
4438 * 08 overrun IRQ enable
4443 * 03 reserved, must be zero
4444 * 02 1=txd->rxd internal loopback enable
4445 * 01 reserved, must be zero
4446 * 00 1=master IRQ enable
4448 wr_reg16(info
, SCR
, BIT15
+ BIT14
+ BIT0
);
4450 if (info
->params
.loopback
)
4451 enable_loopback(info
);
4455 * set transmit idle mode
4457 static void tx_set_idle(struct slgt_info
*info
)
4462 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4463 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4465 tcr
= rd_reg16(info
, TCR
);
4466 if (info
->idle_mode
& HDLC_TXIDLE_CUSTOM_16
) {
4467 /* disable preamble, set idle size to 16 bits */
4468 tcr
= (tcr
& ~(BIT6
+ BIT5
)) | BIT4
;
4469 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4470 wr_reg8(info
, TPR
, (unsigned char)((info
->idle_mode
>> 8) & 0xff));
4471 } else if (!(tcr
& BIT6
)) {
4472 /* preamble is disabled, set idle size to 8 bits */
4473 tcr
&= ~(BIT5
+ BIT4
);
4475 wr_reg16(info
, TCR
, tcr
);
4477 if (info
->idle_mode
& (HDLC_TXIDLE_CUSTOM_8
| HDLC_TXIDLE_CUSTOM_16
)) {
4478 /* LSB of custom tx idle specified in tx idle register */
4479 val
= (unsigned char)(info
->idle_mode
& 0xff);
4481 /* standard 8 bit idle patterns */
4482 switch(info
->idle_mode
)
4484 case HDLC_TXIDLE_FLAGS
: val
= 0x7e; break;
4485 case HDLC_TXIDLE_ALT_ZEROS_ONES
:
4486 case HDLC_TXIDLE_ALT_MARK_SPACE
: val
= 0xaa; break;
4487 case HDLC_TXIDLE_ZEROS
:
4488 case HDLC_TXIDLE_SPACE
: val
= 0x00; break;
4489 default: val
= 0xff;
4493 wr_reg8(info
, TIR
, val
);
4497 * get state of V24 status (input) signals
4499 static void get_signals(struct slgt_info
*info
)
4501 unsigned short status
= rd_reg16(info
, SSR
);
4503 /* clear all serial signals except RTS and DTR */
4504 info
->signals
&= SerialSignal_RTS
| SerialSignal_DTR
;
4507 info
->signals
|= SerialSignal_DSR
;
4509 info
->signals
|= SerialSignal_CTS
;
4511 info
->signals
|= SerialSignal_DCD
;
4513 info
->signals
|= SerialSignal_RI
;
4517 * set V.24 Control Register based on current configuration
4519 static void msc_set_vcr(struct slgt_info
*info
)
4521 unsigned char val
= 0;
4523 /* VCR (V.24 control)
4525 * 07..04 serial IF select
4532 switch(info
->if_mode
& MGSL_INTERFACE_MASK
)
4534 case MGSL_INTERFACE_RS232
:
4535 val
|= BIT5
; /* 0010 */
4537 case MGSL_INTERFACE_V35
:
4538 val
|= BIT7
+ BIT6
+ BIT5
; /* 1110 */
4540 case MGSL_INTERFACE_RS422
:
4541 val
|= BIT6
; /* 0100 */
4545 if (info
->if_mode
& MGSL_INTERFACE_MSB_FIRST
)
4547 if (info
->signals
& SerialSignal_DTR
)
4549 if (info
->signals
& SerialSignal_RTS
)
4551 if (info
->if_mode
& MGSL_INTERFACE_LL
)
4553 if (info
->if_mode
& MGSL_INTERFACE_RL
)
4555 wr_reg8(info
, VCR
, val
);
4559 * set state of V24 control (output) signals
4561 static void set_signals(struct slgt_info
*info
)
4563 unsigned char val
= rd_reg8(info
, VCR
);
4564 if (info
->signals
& SerialSignal_DTR
)
4568 if (info
->signals
& SerialSignal_RTS
)
4572 wr_reg8(info
, VCR
, val
);
4576 * free range of receive DMA buffers (i to last)
4578 static void free_rbufs(struct slgt_info
*info
, unsigned int i
, unsigned int last
)
4583 /* reset current buffer for reuse */
4584 info
->rbufs
[i
].status
= 0;
4585 set_desc_count(info
->rbufs
[i
], info
->rbuf_fill_level
);
4588 if (++i
== info
->rbuf_count
)
4591 info
->rbuf_current
= i
;
4595 * mark all receive DMA buffers as free
4597 static void reset_rbufs(struct slgt_info
*info
)
4599 free_rbufs(info
, 0, info
->rbuf_count
- 1);
4600 info
->rbuf_fill_index
= 0;
4601 info
->rbuf_fill_count
= 0;
4605 * pass receive HDLC frame to upper layer
4607 * return true if frame available, otherwise false
4609 static bool rx_get_frame(struct slgt_info
*info
)
4611 unsigned int start
, end
;
4612 unsigned short status
;
4613 unsigned int framesize
= 0;
4614 unsigned long flags
;
4615 struct tty_struct
*tty
= info
->port
.tty
;
4616 unsigned char addr_field
= 0xff;
4617 unsigned int crc_size
= 0;
4619 switch (info
->params
.crc_type
& HDLC_CRC_MASK
) {
4620 case HDLC_CRC_16_CCITT
: crc_size
= 2; break;
4621 case HDLC_CRC_32_CCITT
: crc_size
= 4; break;
4628 start
= end
= info
->rbuf_current
;
4631 if (!desc_complete(info
->rbufs
[end
]))
4634 if (framesize
== 0 && info
->params
.addr_filter
!= 0xff)
4635 addr_field
= info
->rbufs
[end
].buf
[0];
4637 framesize
+= desc_count(info
->rbufs
[end
]);
4639 if (desc_eof(info
->rbufs
[end
]))
4642 if (++end
== info
->rbuf_count
)
4645 if (end
== info
->rbuf_current
) {
4646 if (info
->rx_enabled
){
4647 spin_lock_irqsave(&info
->lock
,flags
);
4649 spin_unlock_irqrestore(&info
->lock
,flags
);
4657 * 15 buffer complete
4660 * 02 eof (end of frame)
4664 status
= desc_status(info
->rbufs
[end
]);
4666 /* ignore CRC bit if not using CRC (bit is undefined) */
4667 if ((info
->params
.crc_type
& HDLC_CRC_MASK
) == HDLC_CRC_NONE
)
4670 if (framesize
== 0 ||
4671 (addr_field
!= 0xff && addr_field
!= info
->params
.addr_filter
)) {
4672 free_rbufs(info
, start
, end
);
4676 if (framesize
< (2 + crc_size
) || status
& BIT0
) {
4677 info
->icount
.rxshort
++;
4679 } else if (status
& BIT1
) {
4680 info
->icount
.rxcrc
++;
4681 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
))
4685 #if SYNCLINK_GENERIC_HDLC
4686 if (framesize
== 0) {
4687 info
->netdev
->stats
.rx_errors
++;
4688 info
->netdev
->stats
.rx_frame_errors
++;
4692 DBGBH(("%s rx frame status=%04X size=%d\n",
4693 info
->device_name
, status
, framesize
));
4694 DBGDATA(info
, info
->rbufs
[start
].buf
, min_t(int, framesize
, info
->rbuf_fill_level
), "rx");
4697 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
)) {
4698 framesize
-= crc_size
;
4702 if (framesize
> info
->max_frame_size
+ crc_size
)
4703 info
->icount
.rxlong
++;
4705 /* copy dma buffer(s) to contiguous temp buffer */
4706 int copy_count
= framesize
;
4708 unsigned char *p
= info
->tmp_rbuf
;
4709 info
->tmp_rbuf_count
= framesize
;
4711 info
->icount
.rxok
++;
4714 int partial_count
= min_t(int, copy_count
, info
->rbuf_fill_level
);
4715 memcpy(p
, info
->rbufs
[i
].buf
, partial_count
);
4717 copy_count
-= partial_count
;
4718 if (++i
== info
->rbuf_count
)
4722 if (info
->params
.crc_type
& HDLC_CRC_RETURN_EX
) {
4723 *p
= (status
& BIT1
) ? RX_CRC_ERROR
: RX_OK
;
4727 #if SYNCLINK_GENERIC_HDLC
4729 hdlcdev_rx(info
,info
->tmp_rbuf
, framesize
);
4732 ldisc_receive_buf(tty
, info
->tmp_rbuf
, info
->flag_buf
, framesize
);
4735 free_rbufs(info
, start
, end
);
4743 * pass receive buffer (RAW synchronous mode) to tty layer
4744 * return true if buffer available, otherwise false
4746 static bool rx_get_buf(struct slgt_info
*info
)
4748 unsigned int i
= info
->rbuf_current
;
4751 if (!desc_complete(info
->rbufs
[i
]))
4753 count
= desc_count(info
->rbufs
[i
]);
4754 switch(info
->params
.mode
) {
4755 case MGSL_MODE_MONOSYNC
:
4756 case MGSL_MODE_BISYNC
:
4757 case MGSL_MODE_XSYNC
:
4758 /* ignore residue in byte synchronous modes */
4759 if (desc_residue(info
->rbufs
[i
]))
4763 DBGDATA(info
, info
->rbufs
[i
].buf
, count
, "rx");
4764 DBGINFO(("rx_get_buf size=%d\n", count
));
4766 ldisc_receive_buf(info
->port
.tty
, info
->rbufs
[i
].buf
,
4767 info
->flag_buf
, count
);
4768 free_rbufs(info
, i
, i
);
4772 static void reset_tbufs(struct slgt_info
*info
)
4775 info
->tbuf_current
= 0;
4776 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
4777 info
->tbufs
[i
].status
= 0;
4778 info
->tbufs
[i
].count
= 0;
4783 * return number of free transmit DMA buffers
4785 static unsigned int free_tbuf_count(struct slgt_info
*info
)
4787 unsigned int count
= 0;
4788 unsigned int i
= info
->tbuf_current
;
4792 if (desc_count(info
->tbufs
[i
]))
4793 break; /* buffer in use */
4795 if (++i
== info
->tbuf_count
)
4797 } while (i
!= info
->tbuf_current
);
4799 /* if tx DMA active, last zero count buffer is in use */
4800 if (count
&& (rd_reg32(info
, TDCSR
) & BIT0
))
4807 * return number of bytes in unsent transmit DMA buffers
4808 * and the serial controller tx FIFO
4810 static unsigned int tbuf_bytes(struct slgt_info
*info
)
4812 unsigned int total_count
= 0;
4813 unsigned int i
= info
->tbuf_current
;
4814 unsigned int reg_value
;
4816 unsigned int active_buf_count
= 0;
4819 * Add descriptor counts for all tx DMA buffers.
4820 * If count is zero (cleared by DMA controller after read),
4821 * the buffer is complete or is actively being read from.
4823 * Record buf_count of last buffer with zero count starting
4824 * from current ring position. buf_count is mirror
4825 * copy of count and is not cleared by serial controller.
4826 * If DMA controller is active, that buffer is actively
4827 * being read so add to total.
4830 count
= desc_count(info
->tbufs
[i
]);
4832 total_count
+= count
;
4833 else if (!total_count
)
4834 active_buf_count
= info
->tbufs
[i
].buf_count
;
4835 if (++i
== info
->tbuf_count
)
4837 } while (i
!= info
->tbuf_current
);
4839 /* read tx DMA status register */
4840 reg_value
= rd_reg32(info
, TDCSR
);
4842 /* if tx DMA active, last zero count buffer is in use */
4843 if (reg_value
& BIT0
)
4844 total_count
+= active_buf_count
;
4846 /* add tx FIFO count = reg_value[15..8] */
4847 total_count
+= (reg_value
>> 8) & 0xff;
4849 /* if transmitter active add one byte for shift register */
4850 if (info
->tx_active
)
4857 * load data into transmit DMA buffer ring and start transmitter if needed
4858 * return true if data accepted, otherwise false (buffers full)
4860 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int size
)
4862 unsigned short count
;
4864 struct slgt_desc
*d
;
4866 /* check required buffer space */
4867 if (DIV_ROUND_UP(size
, DMABUFSIZE
) > free_tbuf_count(info
))
4870 DBGDATA(info
, buf
, size
, "tx");
4873 * copy data to one or more DMA buffers in circular ring
4874 * tbuf_start = first buffer for this data
4875 * tbuf_current = next free buffer
4877 * Copy all data before making data visible to DMA controller by
4878 * setting descriptor count of the first buffer.
4879 * This prevents an active DMA controller from reading the first DMA
4880 * buffers of a frame and stopping before the final buffers are filled.
4883 info
->tbuf_start
= i
= info
->tbuf_current
;
4886 d
= &info
->tbufs
[i
];
4888 count
= (unsigned short)((size
> DMABUFSIZE
) ? DMABUFSIZE
: size
);
4889 memcpy(d
->buf
, buf
, count
);
4895 * set EOF bit for last buffer of HDLC frame or
4896 * for every buffer in raw mode
4898 if ((!size
&& info
->params
.mode
== MGSL_MODE_HDLC
) ||
4899 info
->params
.mode
== MGSL_MODE_RAW
)
4900 set_desc_eof(*d
, 1);
4902 set_desc_eof(*d
, 0);
4904 /* set descriptor count for all but first buffer */
4905 if (i
!= info
->tbuf_start
)
4906 set_desc_count(*d
, count
);
4907 d
->buf_count
= count
;
4909 if (++i
== info
->tbuf_count
)
4913 info
->tbuf_current
= i
;
4915 /* set first buffer count to make new data visible to DMA controller */
4916 d
= &info
->tbufs
[info
->tbuf_start
];
4917 set_desc_count(*d
, d
->buf_count
);
4919 /* start transmitter if needed and update transmit timeout */
4920 if (!info
->tx_active
)
4922 update_tx_timer(info
);
4927 static int register_test(struct slgt_info
*info
)
4929 static unsigned short patterns
[] =
4930 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
4931 static unsigned int count
= ARRAY_SIZE(patterns
);
4935 for (i
=0 ; i
< count
; i
++) {
4936 wr_reg16(info
, TIR
, patterns
[i
]);
4937 wr_reg16(info
, BDR
, patterns
[(i
+1)%count
]);
4938 if ((rd_reg16(info
, TIR
) != patterns
[i
]) ||
4939 (rd_reg16(info
, BDR
) != patterns
[(i
+1)%count
])) {
4944 info
->gpio_present
= (rd_reg32(info
, JCR
) & BIT5
) ? 1 : 0;
4945 info
->init_error
= rc
? 0 : DiagStatus_AddressFailure
;
4949 static int irq_test(struct slgt_info
*info
)
4951 unsigned long timeout
;
4952 unsigned long flags
;
4953 struct tty_struct
*oldtty
= info
->port
.tty
;
4954 u32 speed
= info
->params
.data_rate
;
4956 info
->params
.data_rate
= 921600;
4957 info
->port
.tty
= NULL
;
4959 spin_lock_irqsave(&info
->lock
, flags
);
4961 slgt_irq_on(info
, IRQ_TXIDLE
);
4963 /* enable transmitter */
4965 (unsigned short)(rd_reg16(info
, TCR
) | BIT1
));
4967 /* write one byte and wait for tx idle */
4968 wr_reg16(info
, TDR
, 0);
4970 /* assume failure */
4971 info
->init_error
= DiagStatus_IrqFailure
;
4972 info
->irq_occurred
= false;
4974 spin_unlock_irqrestore(&info
->lock
, flags
);
4977 while(timeout
-- && !info
->irq_occurred
)
4978 msleep_interruptible(10);
4980 spin_lock_irqsave(&info
->lock
,flags
);
4982 spin_unlock_irqrestore(&info
->lock
,flags
);
4984 info
->params
.data_rate
= speed
;
4985 info
->port
.tty
= oldtty
;
4987 info
->init_error
= info
->irq_occurred
? 0 : DiagStatus_IrqFailure
;
4988 return info
->irq_occurred
? 0 : -ENODEV
;
4991 static int loopback_test_rx(struct slgt_info
*info
)
4993 unsigned char *src
, *dest
;
4996 if (desc_complete(info
->rbufs
[0])) {
4997 count
= desc_count(info
->rbufs
[0]);
4998 src
= info
->rbufs
[0].buf
;
4999 dest
= info
->tmp_rbuf
;
5001 for( ; count
; count
-=2, src
+=2) {
5002 /* src=data byte (src+1)=status byte */
5003 if (!(*(src
+1) & (BIT9
+ BIT8
))) {
5006 info
->tmp_rbuf_count
++;
5009 DBGDATA(info
, info
->tmp_rbuf
, info
->tmp_rbuf_count
, "rx");
5015 static int loopback_test(struct slgt_info
*info
)
5017 #define TESTFRAMESIZE 20
5019 unsigned long timeout
;
5020 u16 count
= TESTFRAMESIZE
;
5021 unsigned char buf
[TESTFRAMESIZE
];
5023 unsigned long flags
;
5025 struct tty_struct
*oldtty
= info
->port
.tty
;
5028 memcpy(¶ms
, &info
->params
, sizeof(params
));
5030 info
->params
.mode
= MGSL_MODE_ASYNC
;
5031 info
->params
.data_rate
= 921600;
5032 info
->params
.loopback
= 1;
5033 info
->port
.tty
= NULL
;
5035 /* build and send transmit frame */
5036 for (count
= 0; count
< TESTFRAMESIZE
; ++count
)
5037 buf
[count
] = (unsigned char)count
;
5039 info
->tmp_rbuf_count
= 0;
5040 memset(info
->tmp_rbuf
, 0, TESTFRAMESIZE
);
5042 /* program hardware for HDLC and enabled receiver */
5043 spin_lock_irqsave(&info
->lock
,flags
);
5046 tx_load(info
, buf
, count
);
5047 spin_unlock_irqrestore(&info
->lock
, flags
);
5049 /* wait for receive complete */
5050 for (timeout
= 100; timeout
; --timeout
) {
5051 msleep_interruptible(10);
5052 if (loopback_test_rx(info
)) {
5058 /* verify received frame length and contents */
5059 if (!rc
&& (info
->tmp_rbuf_count
!= count
||
5060 memcmp(buf
, info
->tmp_rbuf
, count
))) {
5064 spin_lock_irqsave(&info
->lock
,flags
);
5065 reset_adapter(info
);
5066 spin_unlock_irqrestore(&info
->lock
,flags
);
5068 memcpy(&info
->params
, ¶ms
, sizeof(info
->params
));
5069 info
->port
.tty
= oldtty
;
5071 info
->init_error
= rc
? DiagStatus_DmaFailure
: 0;
5075 static int adapter_test(struct slgt_info
*info
)
5077 DBGINFO(("testing %s\n", info
->device_name
));
5078 if (register_test(info
) < 0) {
5079 printk("register test failure %s addr=%08X\n",
5080 info
->device_name
, info
->phys_reg_addr
);
5081 } else if (irq_test(info
) < 0) {
5082 printk("IRQ test failure %s IRQ=%d\n",
5083 info
->device_name
, info
->irq_level
);
5084 } else if (loopback_test(info
) < 0) {
5085 printk("loopback test failure %s\n", info
->device_name
);
5087 return info
->init_error
;
5091 * transmit timeout handler
5093 static void tx_timeout(struct timer_list
*t
)
5095 struct slgt_info
*info
= from_timer(info
, t
, tx_timer
);
5096 unsigned long flags
;
5098 DBGINFO(("%s tx_timeout\n", info
->device_name
));
5099 if(info
->tx_active
&& info
->params
.mode
== MGSL_MODE_HDLC
) {
5100 info
->icount
.txtimeout
++;
5102 spin_lock_irqsave(&info
->lock
,flags
);
5104 spin_unlock_irqrestore(&info
->lock
,flags
);
5106 #if SYNCLINK_GENERIC_HDLC
5108 hdlcdev_tx_done(info
);
5115 * receive buffer polling timer
5117 static void rx_timeout(struct timer_list
*t
)
5119 struct slgt_info
*info
= from_timer(info
, t
, rx_timer
);
5120 unsigned long flags
;
5122 DBGINFO(("%s rx_timeout\n", info
->device_name
));
5123 spin_lock_irqsave(&info
->lock
, flags
);
5124 info
->pending_bh
|= BH_RECEIVE
;
5125 spin_unlock_irqrestore(&info
->lock
, flags
);
5126 bh_handler(&info
->task
);