2 * Amlogic Meson6, Meson8 and Meson8b eFuse Driver
4 * Copyright (c) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of version 2 of the GNU General Public License as
8 * published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 #include <linux/bitfield.h>
17 #include <linux/bitops.h>
18 #include <linux/clk.h>
19 #include <linux/delay.h>
21 #include <linux/iopoll.h>
22 #include <linux/module.h>
23 #include <linux/nvmem-provider.h>
25 #include <linux/of_device.h>
26 #include <linux/platform_device.h>
27 #include <linux/sizes.h>
28 #include <linux/slab.h>
30 #define MESON_MX_EFUSE_CNTL1 0x04
31 #define MESON_MX_EFUSE_CNTL1_PD_ENABLE BIT(27)
32 #define MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY BIT(26)
33 #define MESON_MX_EFUSE_CNTL1_AUTO_RD_START BIT(25)
34 #define MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE BIT(24)
35 #define MESON_MX_EFUSE_CNTL1_BYTE_WR_DATA GENMASK(23, 16)
36 #define MESON_MX_EFUSE_CNTL1_AUTO_WR_BUSY BIT(14)
37 #define MESON_MX_EFUSE_CNTL1_AUTO_WR_START BIT(13)
38 #define MESON_MX_EFUSE_CNTL1_AUTO_WR_ENABLE BIT(12)
39 #define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET BIT(11)
40 #define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK GENMASK(10, 0)
42 #define MESON_MX_EFUSE_CNTL2 0x08
44 #define MESON_MX_EFUSE_CNTL4 0x10
45 #define MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE BIT(10)
47 struct meson_mx_efuse_platform_data
{
49 unsigned int word_size
;
52 struct meson_mx_efuse
{
55 struct nvmem_device
*nvmem
;
56 struct nvmem_config config
;
59 static void meson_mx_efuse_mask_bits(struct meson_mx_efuse
*efuse
, u32 reg
,
64 data
= readl(efuse
->base
+ reg
);
68 writel(data
, efuse
->base
+ reg
);
71 static int meson_mx_efuse_hw_enable(struct meson_mx_efuse
*efuse
)
75 err
= clk_prepare_enable(efuse
->core_clk
);
79 /* power up the efuse */
80 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
81 MESON_MX_EFUSE_CNTL1_PD_ENABLE
, 0);
83 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL4
,
84 MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE
, 0);
89 static void meson_mx_efuse_hw_disable(struct meson_mx_efuse
*efuse
)
91 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
92 MESON_MX_EFUSE_CNTL1_PD_ENABLE
,
93 MESON_MX_EFUSE_CNTL1_PD_ENABLE
);
95 clk_disable_unprepare(efuse
->core_clk
);
98 static int meson_mx_efuse_read_addr(struct meson_mx_efuse
*efuse
,
99 unsigned int addr
, u32
*value
)
104 /* write the address to read */
105 regval
= FIELD_PREP(MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK
, addr
);
106 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
107 MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK
, regval
);
109 /* inform the hardware that we changed the address */
110 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
111 MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET
,
112 MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET
);
113 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
114 MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET
, 0);
116 /* start the read process */
117 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
118 MESON_MX_EFUSE_CNTL1_AUTO_RD_START
,
119 MESON_MX_EFUSE_CNTL1_AUTO_RD_START
);
120 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
121 MESON_MX_EFUSE_CNTL1_AUTO_RD_START
, 0);
124 * perform a dummy read to ensure that the HW has the RD_BUSY bit set
125 * when polling for the status below.
127 readl(efuse
->base
+ MESON_MX_EFUSE_CNTL1
);
129 err
= readl_poll_timeout_atomic(efuse
->base
+ MESON_MX_EFUSE_CNTL1
,
131 (!(regval
& MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY
)),
134 dev_err(efuse
->config
.dev
,
135 "Timeout while reading efuse address %u\n", addr
);
139 *value
= readl(efuse
->base
+ MESON_MX_EFUSE_CNTL2
);
144 static int meson_mx_efuse_read(void *context
, unsigned int offset
,
145 void *buf
, size_t bytes
)
147 struct meson_mx_efuse
*efuse
= context
;
151 err
= meson_mx_efuse_hw_enable(efuse
);
155 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
156 MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE
,
157 MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE
);
159 for (i
= 0; i
< bytes
; i
+= efuse
->config
.word_size
) {
160 addr
= (offset
+ i
) / efuse
->config
.word_size
;
162 err
= meson_mx_efuse_read_addr(efuse
, addr
, &tmp
);
166 memcpy(buf
+ i
, &tmp
, efuse
->config
.word_size
);
169 meson_mx_efuse_mask_bits(efuse
, MESON_MX_EFUSE_CNTL1
,
170 MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE
, 0);
172 meson_mx_efuse_hw_disable(efuse
);
177 static const struct meson_mx_efuse_platform_data meson6_efuse_data
= {
178 .name
= "meson6-efuse",
182 static const struct meson_mx_efuse_platform_data meson8_efuse_data
= {
183 .name
= "meson8-efuse",
187 static const struct meson_mx_efuse_platform_data meson8b_efuse_data
= {
188 .name
= "meson8b-efuse",
192 static const struct of_device_id meson_mx_efuse_match
[] = {
193 { .compatible
= "amlogic,meson6-efuse", .data
= &meson6_efuse_data
},
194 { .compatible
= "amlogic,meson8-efuse", .data
= &meson8_efuse_data
},
195 { .compatible
= "amlogic,meson8b-efuse", .data
= &meson8b_efuse_data
},
198 MODULE_DEVICE_TABLE(of
, meson_mx_efuse_match
);
200 static int meson_mx_efuse_probe(struct platform_device
*pdev
)
202 const struct meson_mx_efuse_platform_data
*drvdata
;
203 struct meson_mx_efuse
*efuse
;
204 struct resource
*res
;
206 drvdata
= of_device_get_match_data(&pdev
->dev
);
210 efuse
= devm_kzalloc(&pdev
->dev
, sizeof(*efuse
), GFP_KERNEL
);
214 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
215 efuse
->base
= devm_ioremap_resource(&pdev
->dev
, res
);
216 if (IS_ERR(efuse
->base
))
217 return PTR_ERR(efuse
->base
);
219 efuse
->config
.name
= devm_kstrdup(&pdev
->dev
, drvdata
->name
,
221 efuse
->config
.owner
= THIS_MODULE
;
222 efuse
->config
.dev
= &pdev
->dev
;
223 efuse
->config
.priv
= efuse
;
224 efuse
->config
.stride
= drvdata
->word_size
;
225 efuse
->config
.word_size
= drvdata
->word_size
;
226 efuse
->config
.size
= SZ_512
;
227 efuse
->config
.read_only
= true;
228 efuse
->config
.reg_read
= meson_mx_efuse_read
;
230 efuse
->core_clk
= devm_clk_get(&pdev
->dev
, "core");
231 if (IS_ERR(efuse
->core_clk
)) {
232 dev_err(&pdev
->dev
, "Failed to get core clock\n");
233 return PTR_ERR(efuse
->core_clk
);
236 efuse
->nvmem
= devm_nvmem_register(&pdev
->dev
, &efuse
->config
);
238 return PTR_ERR_OR_ZERO(efuse
->nvmem
);
241 static struct platform_driver meson_mx_efuse_driver
= {
242 .probe
= meson_mx_efuse_probe
,
244 .name
= "meson-mx-efuse",
245 .of_match_table
= meson_mx_efuse_match
,
249 module_platform_driver(meson_mx_efuse_driver
);
251 MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
252 MODULE_DESCRIPTION("Amlogic Meson MX eFuse NVMEM driver");
253 MODULE_LICENSE("GPL v2");