1 // SPDX-License-Identifier: GPL-2.0+
3 * Intel ICH6-10, Series 5 and 6, Atom C2000 (Avoton/Rangeley) GPIO driver
5 * Copyright (C) 2010 Extreme Engineering Solutions.
9 #include <linux/bitops.h>
10 #include <linux/gpio/driver.h>
11 #include <linux/ioport.h>
12 #include <linux/mfd/lpc_ich.h>
13 #include <linux/module.h>
14 #include <linux/pci.h>
15 #include <linux/platform_device.h>
17 #define DRV_NAME "gpio_ich"
20 * GPIO register offsets in GPIO I/O space.
21 * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
22 * LVLx registers. Logic in the read/write functions takes a register and
23 * an absolute bit number and determines the proper register offset and bit
24 * number in that register. For example, to read the value of GPIO bit 50
25 * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
35 static const u8 ichx_regs
[4][3] = {
36 {0x00, 0x30, 0x40}, /* USE_SEL[1-3] offsets */
37 {0x04, 0x34, 0x44}, /* IO_SEL[1-3] offsets */
38 {0x0c, 0x38, 0x48}, /* LVL[1-3] offsets */
39 {0x18, 0x18, 0x18}, /* BLINK offset */
42 static const u8 ichx_reglen
[3] = {
46 static const u8 avoton_regs
[4][3] = {
52 static const u8 avoton_reglen
[3] = {
56 #define ICHX_WRITE(val, reg, base_res) outl(val, (reg) + (base_res)->start)
57 #define ICHX_READ(reg, base_res) inl((reg) + (base_res)->start)
60 /* Max GPIO pins the chipset can have */
63 /* chipset registers */
67 /* GPO_BLINK is available on this chipset */
70 /* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
73 /* USE_SEL is bogus on some chipsets, eg 3100 */
74 u32 use_sel_ignore
[3];
76 /* Some chipsets have quirks, let these use their own request/get */
77 int (*request
)(struct gpio_chip
*chip
, unsigned offset
);
78 int (*get
)(struct gpio_chip
*chip
, unsigned offset
);
81 * Some chipsets don't let reading output values on GPIO_LVL register
82 * this option allows driver caching written output values
84 bool use_outlvl_cache
;
90 struct gpio_chip chip
;
91 struct resource
*gpio_base
; /* GPIO IO base */
92 struct resource
*pm_base
; /* Power Mangagment IO base */
93 struct ichx_desc
*desc
; /* Pointer to chipset-specific description */
94 u32 orig_gpio_ctrl
; /* Orig CTRL value, used to restore on exit */
95 u8 use_gpio
; /* Which GPIO groups are usable */
96 int outlvl_cache
[3]; /* cached output values */
99 static int modparam_gpiobase
= -1; /* dynamic */
100 module_param_named(gpiobase
, modparam_gpiobase
, int, 0444);
101 MODULE_PARM_DESC(gpiobase
, "The GPIO number base. -1 means dynamic, which is the default.");
103 static int ichx_write_bit(int reg
, unsigned nr
, int val
, int verify
)
107 int reg_nr
= nr
/ 32;
110 spin_lock_irqsave(&ichx_priv
.lock
, flags
);
112 if (reg
== GPIO_LVL
&& ichx_priv
.desc
->use_outlvl_cache
)
113 data
= ichx_priv
.outlvl_cache
[reg_nr
];
115 data
= ICHX_READ(ichx_priv
.desc
->regs
[reg
][reg_nr
],
116 ichx_priv
.gpio_base
);
122 ICHX_WRITE(data
, ichx_priv
.desc
->regs
[reg
][reg_nr
],
123 ichx_priv
.gpio_base
);
124 if (reg
== GPIO_LVL
&& ichx_priv
.desc
->use_outlvl_cache
)
125 ichx_priv
.outlvl_cache
[reg_nr
] = data
;
127 tmp
= ICHX_READ(ichx_priv
.desc
->regs
[reg
][reg_nr
],
128 ichx_priv
.gpio_base
);
130 spin_unlock_irqrestore(&ichx_priv
.lock
, flags
);
132 return (verify
&& data
!= tmp
) ? -EPERM
: 0;
135 static int ichx_read_bit(int reg
, unsigned nr
)
139 int reg_nr
= nr
/ 32;
142 spin_lock_irqsave(&ichx_priv
.lock
, flags
);
144 data
= ICHX_READ(ichx_priv
.desc
->regs
[reg
][reg_nr
],
145 ichx_priv
.gpio_base
);
147 if (reg
== GPIO_LVL
&& ichx_priv
.desc
->use_outlvl_cache
)
148 data
= ichx_priv
.outlvl_cache
[reg_nr
] | data
;
150 spin_unlock_irqrestore(&ichx_priv
.lock
, flags
);
152 return !!(data
& BIT(bit
));
155 static bool ichx_gpio_check_available(struct gpio_chip
*gpio
, unsigned nr
)
157 return !!(ichx_priv
.use_gpio
& BIT(nr
/ 32));
160 static int ichx_gpio_get_direction(struct gpio_chip
*gpio
, unsigned nr
)
162 return ichx_read_bit(GPIO_IO_SEL
, nr
);
165 static int ichx_gpio_direction_input(struct gpio_chip
*gpio
, unsigned nr
)
168 * Try setting pin as an input and verify it worked since many pins
171 return ichx_write_bit(GPIO_IO_SEL
, nr
, 1, 1);
174 static int ichx_gpio_direction_output(struct gpio_chip
*gpio
, unsigned nr
,
177 /* Disable blink hardware which is available for GPIOs from 0 to 31. */
178 if (nr
< 32 && ichx_priv
.desc
->have_blink
)
179 ichx_write_bit(GPO_BLINK
, nr
, 0, 0);
181 /* Set GPIO output value. */
182 ichx_write_bit(GPIO_LVL
, nr
, val
, 0);
185 * Try setting pin as an output and verify it worked since many pins
188 return ichx_write_bit(GPIO_IO_SEL
, nr
, 0, 1);
191 static int ichx_gpio_get(struct gpio_chip
*chip
, unsigned nr
)
193 return ichx_read_bit(GPIO_LVL
, nr
);
196 static int ich6_gpio_get(struct gpio_chip
*chip
, unsigned nr
)
202 * GPI 0 - 15 need to be read from the power management registers on
203 * a ICH6/3100 bridge.
206 if (!ichx_priv
.pm_base
)
209 spin_lock_irqsave(&ichx_priv
.lock
, flags
);
211 /* GPI 0 - 15 are latched, write 1 to clear*/
212 ICHX_WRITE(BIT(16 + nr
), 0, ichx_priv
.pm_base
);
213 data
= ICHX_READ(0, ichx_priv
.pm_base
);
215 spin_unlock_irqrestore(&ichx_priv
.lock
, flags
);
217 return !!((data
>> 16) & BIT(nr
));
219 return ichx_gpio_get(chip
, nr
);
223 static int ichx_gpio_request(struct gpio_chip
*chip
, unsigned nr
)
225 if (!ichx_gpio_check_available(chip
, nr
))
229 * Note we assume the BIOS properly set a bridge's USE value. Some
230 * chips (eg Intel 3100) have bogus USE values though, so first see if
231 * the chipset's USE value can be trusted for this specific bit.
232 * If it can't be trusted, assume that the pin can be used as a GPIO.
234 if (ichx_priv
.desc
->use_sel_ignore
[nr
/ 32] & BIT(nr
& 0x1f))
237 return ichx_read_bit(GPIO_USE_SEL
, nr
) ? 0 : -ENODEV
;
240 static int ich6_gpio_request(struct gpio_chip
*chip
, unsigned nr
)
243 * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
244 * bridge as they are controlled by USE register bits 0 and 1. See
245 * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
248 if (nr
== 16 || nr
== 17)
251 return ichx_gpio_request(chip
, nr
);
254 static void ichx_gpio_set(struct gpio_chip
*chip
, unsigned nr
, int val
)
256 ichx_write_bit(GPIO_LVL
, nr
, val
, 0);
259 static void ichx_gpiolib_setup(struct gpio_chip
*chip
)
261 chip
->owner
= THIS_MODULE
;
262 chip
->label
= DRV_NAME
;
263 chip
->parent
= ichx_priv
.dev
;
265 /* Allow chip-specific overrides of request()/get() */
266 chip
->request
= ichx_priv
.desc
->request
?
267 ichx_priv
.desc
->request
: ichx_gpio_request
;
268 chip
->get
= ichx_priv
.desc
->get
?
269 ichx_priv
.desc
->get
: ichx_gpio_get
;
271 chip
->set
= ichx_gpio_set
;
272 chip
->get_direction
= ichx_gpio_get_direction
;
273 chip
->direction_input
= ichx_gpio_direction_input
;
274 chip
->direction_output
= ichx_gpio_direction_output
;
275 chip
->base
= modparam_gpiobase
;
276 chip
->ngpio
= ichx_priv
.desc
->ngpio
;
277 chip
->can_sleep
= false;
278 chip
->dbg_show
= NULL
;
281 /* ICH6-based, 631xesb-based */
282 static struct ichx_desc ich6_desc
= {
283 /* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
284 .request
= ich6_gpio_request
,
285 .get
= ich6_gpio_get
,
287 /* GPIO 0-15 are read in the GPE0_STS PM register */
293 .reglen
= ichx_reglen
,
297 static struct ichx_desc i3100_desc
= {
299 * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
300 * the Intel 3100. See "Table 712. GPIO Summary Table" of 3100
301 * Datasheet for more info.
303 .use_sel_ignore
= {0x00130000, 0x00010000, 0x0},
305 /* The 3100 needs fixups for GPIO 0 - 17 */
306 .request
= ich6_gpio_request
,
307 .get
= ich6_gpio_get
,
309 /* GPIO 0-15 are read in the GPE0_STS PM register */
314 .reglen
= ichx_reglen
,
317 /* ICH7 and ICH8-based */
318 static struct ichx_desc ich7_desc
= {
322 .reglen
= ichx_reglen
,
326 static struct ichx_desc ich9_desc
= {
330 .reglen
= ichx_reglen
,
333 /* ICH10-based - Consumer/corporate versions have different amount of GPIO */
334 static struct ichx_desc ich10_cons_desc
= {
338 .reglen
= ichx_reglen
,
340 static struct ichx_desc ich10_corp_desc
= {
344 .reglen
= ichx_reglen
,
347 /* Intel 5 series, 6 series, 3400 series, and C200 series */
348 static struct ichx_desc intel5_desc
= {
351 .reglen
= ichx_reglen
,
355 static struct ichx_desc avoton_desc
= {
356 /* Avoton has only 59 GPIOs, but we assume the first set of register
357 * (Core) has 32 instead of 31 to keep gpio-ich compliance
361 .reglen
= avoton_reglen
,
362 .use_outlvl_cache
= true,
365 static int ichx_gpio_request_regions(struct device
*dev
,
366 struct resource
*res_base
, const char *name
, u8 use_gpio
)
370 if (!res_base
|| !res_base
->start
|| !res_base
->end
)
373 for (i
= 0; i
< ARRAY_SIZE(ichx_priv
.desc
->regs
[0]); i
++) {
374 if (!(use_gpio
& BIT(i
)))
376 if (!devm_request_region(dev
,
377 res_base
->start
+ ichx_priv
.desc
->regs
[0][i
],
378 ichx_priv
.desc
->reglen
[i
], name
))
384 static int ichx_gpio_probe(struct platform_device
*pdev
)
386 struct device
*dev
= &pdev
->dev
;
387 struct lpc_ich_info
*ich_info
= dev_get_platdata(dev
);
388 struct resource
*res_base
, *res_pm
;
394 switch (ich_info
->gpio_version
) {
396 ichx_priv
.desc
= &i3100_desc
;
399 ichx_priv
.desc
= &intel5_desc
;
402 ichx_priv
.desc
= &ich6_desc
;
405 ichx_priv
.desc
= &ich7_desc
;
408 ichx_priv
.desc
= &ich9_desc
;
410 case ICH_V10CORP_GPIO
:
411 ichx_priv
.desc
= &ich10_corp_desc
;
413 case ICH_V10CONS_GPIO
:
414 ichx_priv
.desc
= &ich10_cons_desc
;
417 ichx_priv
.desc
= &avoton_desc
;
424 spin_lock_init(&ichx_priv
.lock
);
426 res_base
= platform_get_resource(pdev
, IORESOURCE_IO
, ICH_RES_GPIO
);
427 err
= ichx_gpio_request_regions(dev
, res_base
, pdev
->name
,
432 ichx_priv
.gpio_base
= res_base
;
433 ichx_priv
.use_gpio
= ich_info
->use_gpio
;
436 * If necessary, determine the I/O address of ACPI/power management
437 * registers which are needed to read the GPE0 register for GPI pins
438 * 0 - 15 on some chipsets.
440 if (!ichx_priv
.desc
->uses_gpe0
)
443 res_pm
= platform_get_resource(pdev
, IORESOURCE_IO
, ICH_RES_GPE0
);
445 dev_warn(dev
, "ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
449 if (!devm_request_region(dev
, res_pm
->start
, resource_size(res_pm
),
451 dev_warn(dev
, "ACPI BAR is busy, GPI 0 - 15 unavailable\n");
455 ichx_priv
.pm_base
= res_pm
;
458 ichx_gpiolib_setup(&ichx_priv
.chip
);
459 err
= gpiochip_add_data(&ichx_priv
.chip
, NULL
);
461 dev_err(dev
, "Failed to register GPIOs\n");
465 dev_info(dev
, "GPIO from %d to %d\n", ichx_priv
.chip
.base
,
466 ichx_priv
.chip
.base
+ ichx_priv
.chip
.ngpio
- 1);
471 static int ichx_gpio_remove(struct platform_device
*pdev
)
473 gpiochip_remove(&ichx_priv
.chip
);
478 static struct platform_driver ichx_gpio_driver
= {
482 .probe
= ichx_gpio_probe
,
483 .remove
= ichx_gpio_remove
,
486 module_platform_driver(ichx_gpio_driver
);
488 MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
489 MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
490 MODULE_LICENSE("GPL");
491 MODULE_ALIAS("platform:"DRV_NAME
);