1 Tegra124 CPU frequency scaling driver bindings
2 ----------------------------------------------
4 Both required and optional properties listed below must be defined
5 under node /cpus/cpu@0.
8 - clocks: Must contain an entry for each entry in clock-names.
9 See ../clocks/clock-bindings.txt for details.
10 - clock-names: Must include the following entries:
11 - cpu_g: Clock mux for the fast CPU cluster.
12 - pll_x: Fast PLL clocksource.
13 - pll_p: Auxiliary PLL used during fast PLL rate changes.
14 - dfll: Fast DFLL clocksource that also automatically scales CPU voltage.
17 - clock-latency: Specify the possible maximum transition latency for clock,
18 in unit of nanoseconds.
28 compatible = "arm,cortex-a15";
31 clocks = <&tegra_car TEGRA124_CLK_CCLK_G>,
32 <&tegra_car TEGRA124_CLK_PLL_X>,
33 <&tegra_car TEGRA124_CLK_PLL_P>,
35 clock-names = "cpu_g", "pll_x", "pll_p", "dfll";
36 clock-latency = <300000>;