WIP FPC-III support
[linux/fpc-iii.git] / arch / arm / boot / dts / imx6ul.dtsi
blob9d3411cc597b596a04289a0f3257607528ea77d6
1 // SPDX-License-Identifier: GPL-2.0
2 //
3 // Copyright 2015 Freescale Semiconductor, Inc.
5 #include <dt-bindings/clock/imx6ul-clock.h>
6 #include <dt-bindings/gpio/gpio.h>
7 #include <dt-bindings/input/input.h>
8 #include <dt-bindings/interrupt-controller/arm-gic.h>
9 #include "imx6ul-pinfunc.h"
11 / {
12         #address-cells = <1>;
13         #size-cells = <1>;
14         /*
15          * The decompressor and also some bootloaders rely on a
16          * pre-existing /chosen node to be available to insert the
17          * command line and merge other ATAGS info.
18          */
19         chosen {};
21         aliases {
22                 ethernet0 = &fec1;
23                 ethernet1 = &fec2;
24                 gpio0 = &gpio1;
25                 gpio1 = &gpio2;
26                 gpio2 = &gpio3;
27                 gpio3 = &gpio4;
28                 gpio4 = &gpio5;
29                 i2c0 = &i2c1;
30                 i2c1 = &i2c2;
31                 i2c2 = &i2c3;
32                 i2c3 = &i2c4;
33                 mmc0 = &usdhc1;
34                 mmc1 = &usdhc2;
35                 serial0 = &uart1;
36                 serial1 = &uart2;
37                 serial2 = &uart3;
38                 serial3 = &uart4;
39                 serial4 = &uart5;
40                 serial5 = &uart6;
41                 serial6 = &uart7;
42                 serial7 = &uart8;
43                 sai1 = &sai1;
44                 sai2 = &sai2;
45                 sai3 = &sai3;
46                 spi0 = &ecspi1;
47                 spi1 = &ecspi2;
48                 spi2 = &ecspi3;
49                 spi3 = &ecspi4;
50                 usb0 = &usbotg1;
51                 usb1 = &usbotg2;
52                 usbphy0 = &usbphy1;
53                 usbphy1 = &usbphy2;
54         };
56         cpus {
57                 #address-cells = <1>;
58                 #size-cells = <0>;
60                 cpu0: cpu@0 {
61                         compatible = "arm,cortex-a7";
62                         device_type = "cpu";
63                         reg = <0>;
64                         clock-frequency = <696000000>;
65                         clock-latency = <61036>; /* two CLK32 periods */
66                         #cooling-cells = <2>;
67                         operating-points = <
68                                 /* kHz  uV */
69                                 696000  1275000
70                                 528000  1175000
71                                 396000  1025000
72                                 198000  950000
73                         >;
74                         fsl,soc-operating-points = <
75                                 /* KHz  uV */
76                                 696000  1275000
77                                 528000  1175000
78                                 396000  1175000
79                                 198000  1175000
80                         >;
81                         clocks = <&clks IMX6UL_CLK_ARM>,
82                                  <&clks IMX6UL_CLK_PLL2_BUS>,
83                                  <&clks IMX6UL_CLK_PLL2_PFD2>,
84                                  <&clks IMX6UL_CA7_SECONDARY_SEL>,
85                                  <&clks IMX6UL_CLK_STEP>,
86                                  <&clks IMX6UL_CLK_PLL1_SW>,
87                                  <&clks IMX6UL_CLK_PLL1_SYS>;
88                         clock-names = "arm", "pll2_bus",  "pll2_pfd2_396m",
89                                       "secondary_sel", "step", "pll1_sw",
90                                       "pll1_sys";
91                         arm-supply = <&reg_arm>;
92                         soc-supply = <&reg_soc>;
93                         nvmem-cells = <&cpu_speed_grade>;
94                         nvmem-cell-names = "speed_grade";
95                 };
96         };
98         timer {
99                 compatible = "arm,armv7-timer";
100                 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
101                              <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
102                              <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
103                              <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
104                 interrupt-parent = <&intc>;
105                 status = "disabled";
106         };
108         ckil: clock-cli {
109                 compatible = "fixed-clock";
110                 #clock-cells = <0>;
111                 clock-frequency = <32768>;
112                 clock-output-names = "ckil";
113         };
115         osc: clock-osc {
116                 compatible = "fixed-clock";
117                 #clock-cells = <0>;
118                 clock-frequency = <24000000>;
119                 clock-output-names = "osc";
120         };
122         ipp_di0: clock-di0 {
123                 compatible = "fixed-clock";
124                 #clock-cells = <0>;
125                 clock-frequency = <0>;
126                 clock-output-names = "ipp_di0";
127         };
129         ipp_di1: clock-di1 {
130                 compatible = "fixed-clock";
131                 #clock-cells = <0>;
132                 clock-frequency = <0>;
133                 clock-output-names = "ipp_di1";
134         };
136         pmu {
137                 compatible = "arm,cortex-a7-pmu";
138                 interrupt-parent = <&gpc>;
139                 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
140         };
142         soc {
143                 #address-cells = <1>;
144                 #size-cells = <1>;
145                 compatible = "simple-bus";
146                 interrupt-parent = <&gpc>;
147                 ranges;
149                 ocram: sram@900000 {
150                         compatible = "mmio-sram";
151                         reg = <0x00900000 0x20000>;
152                 };
154                 intc: interrupt-controller@a01000 {
155                         compatible = "arm,gic-400", "arm,cortex-a7-gic";
156                         interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
157                         #interrupt-cells = <3>;
158                         interrupt-controller;
159                         interrupt-parent = <&intc>;
160                         reg = <0x00a01000 0x1000>,
161                               <0x00a02000 0x2000>,
162                               <0x00a04000 0x2000>,
163                               <0x00a06000 0x2000>;
164                 };
166                 dma_apbh: dma-apbh@1804000 {
167                         compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
168                         reg = <0x01804000 0x2000>;
169                         interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
170                                      <0 13 IRQ_TYPE_LEVEL_HIGH>,
171                                      <0 13 IRQ_TYPE_LEVEL_HIGH>,
172                                      <0 13 IRQ_TYPE_LEVEL_HIGH>;
173                         interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
174                         #dma-cells = <1>;
175                         dma-channels = <4>;
176                         clocks = <&clks IMX6UL_CLK_APBHDMA>;
177                 };
179                 gpmi: nand-controller@1806000 {
180                         compatible = "fsl,imx6q-gpmi-nand";
181                         #address-cells = <1>;
182                         #size-cells = <1>;
183                         reg = <0x01806000 0x2000>, <0x01808000 0x2000>;
184                         reg-names = "gpmi-nand", "bch";
185                         interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
186                         interrupt-names = "bch";
187                         clocks = <&clks IMX6UL_CLK_GPMI_IO>,
188                                  <&clks IMX6UL_CLK_GPMI_APB>,
189                                  <&clks IMX6UL_CLK_GPMI_BCH>,
190                                  <&clks IMX6UL_CLK_GPMI_BCH_APB>,
191                                  <&clks IMX6UL_CLK_PER_BCH>;
192                         clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
193                                       "gpmi_bch_apb", "per1_bch";
194                         dmas = <&dma_apbh 0>;
195                         dma-names = "rx-tx";
196                         status = "disabled";
197                 };
199                 aips1: bus@2000000 {
200                         compatible = "fsl,aips-bus", "simple-bus";
201                         #address-cells = <1>;
202                         #size-cells = <1>;
203                         reg = <0x02000000 0x100000>;
204                         ranges;
206                         spba-bus@2000000 {
207                                 compatible = "fsl,spba-bus", "simple-bus";
208                                 #address-cells = <1>;
209                                 #size-cells = <1>;
210                                 reg = <0x02000000 0x40000>;
211                                 ranges;
213                                 ecspi1: spi@2008000 {
214                                         #address-cells = <1>;
215                                         #size-cells = <0>;
216                                         compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
217                                         reg = <0x02008000 0x4000>;
218                                         interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
219                                         clocks = <&clks IMX6UL_CLK_ECSPI1>,
220                                                  <&clks IMX6UL_CLK_ECSPI1>;
221                                         clock-names = "ipg", "per";
222                                         dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
223                                         dma-names = "rx", "tx";
224                                         status = "disabled";
225                                 };
227                                 ecspi2: spi@200c000 {
228                                         #address-cells = <1>;
229                                         #size-cells = <0>;
230                                         compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
231                                         reg = <0x0200c000 0x4000>;
232                                         interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
233                                         clocks = <&clks IMX6UL_CLK_ECSPI2>,
234                                                  <&clks IMX6UL_CLK_ECSPI2>;
235                                         clock-names = "ipg", "per";
236                                         dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
237                                         dma-names = "rx", "tx";
238                                         status = "disabled";
239                                 };
241                                 ecspi3: spi@2010000 {
242                                         #address-cells = <1>;
243                                         #size-cells = <0>;
244                                         compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
245                                         reg = <0x02010000 0x4000>;
246                                         interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
247                                         clocks = <&clks IMX6UL_CLK_ECSPI3>,
248                                                  <&clks IMX6UL_CLK_ECSPI3>;
249                                         clock-names = "ipg", "per";
250                                         dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
251                                         dma-names = "rx", "tx";
252                                         status = "disabled";
253                                 };
255                                 ecspi4: spi@2014000 {
256                                         #address-cells = <1>;
257                                         #size-cells = <0>;
258                                         compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
259                                         reg = <0x02014000 0x4000>;
260                                         interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
261                                         clocks = <&clks IMX6UL_CLK_ECSPI4>,
262                                                  <&clks IMX6UL_CLK_ECSPI4>;
263                                         clock-names = "ipg", "per";
264                                         dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
265                                         dma-names = "rx", "tx";
266                                         status = "disabled";
267                                 };
269                                 uart7: serial@2018000 {
270                                         compatible = "fsl,imx6ul-uart",
271                                                      "fsl,imx6q-uart";
272                                         reg = <0x02018000 0x4000>;
273                                         interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
274                                         clocks = <&clks IMX6UL_CLK_UART7_IPG>,
275                                                  <&clks IMX6UL_CLK_UART7_SERIAL>;
276                                         clock-names = "ipg", "per";
277                                         status = "disabled";
278                                 };
280                                 uart1: serial@2020000 {
281                                         compatible = "fsl,imx6ul-uart",
282                                                      "fsl,imx6q-uart";
283                                         reg = <0x02020000 0x4000>;
284                                         interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
285                                         clocks = <&clks IMX6UL_CLK_UART1_IPG>,
286                                                  <&clks IMX6UL_CLK_UART1_SERIAL>;
287                                         clock-names = "ipg", "per";
288                                         status = "disabled";
289                                 };
291                                 uart8: serial@2024000 {
292                                         compatible = "fsl,imx6ul-uart",
293                                                      "fsl,imx6q-uart";
294                                         reg = <0x02024000 0x4000>;
295                                         interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
296                                         clocks = <&clks IMX6UL_CLK_UART8_IPG>,
297                                                  <&clks IMX6UL_CLK_UART8_SERIAL>;
298                                         clock-names = "ipg", "per";
299                                         status = "disabled";
300                                 };
302                                 sai1: sai@2028000 {
303                                         #sound-dai-cells = <0>;
304                                         compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
305                                         reg = <0x02028000 0x4000>;
306                                         interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
307                                         clocks = <&clks IMX6UL_CLK_SAI1_IPG>,
308                                                  <&clks IMX6UL_CLK_SAI1>,
309                                                  <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
310                                         clock-names = "bus", "mclk1", "mclk2", "mclk3";
311                                         dmas = <&sdma 35 24 0>,
312                                                <&sdma 36 24 0>;
313                                         dma-names = "rx", "tx";
314                                         status = "disabled";
315                                 };
317                                 sai2: sai@202c000 {
318                                         #sound-dai-cells = <0>;
319                                         compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
320                                         reg = <0x0202c000 0x4000>;
321                                         interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
322                                         clocks = <&clks IMX6UL_CLK_SAI2_IPG>,
323                                                  <&clks IMX6UL_CLK_SAI2>,
324                                                  <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
325                                         clock-names = "bus", "mclk1", "mclk2", "mclk3";
326                                         dmas = <&sdma 37 24 0>,
327                                                <&sdma 38 24 0>;
328                                         dma-names = "rx", "tx";
329                                         status = "disabled";
330                                 };
332                                 sai3: sai@2030000 {
333                                         #sound-dai-cells = <0>;
334                                         compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
335                                         reg = <0x02030000 0x4000>;
336                                         interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
337                                         clocks = <&clks IMX6UL_CLK_SAI3_IPG>,
338                                                  <&clks IMX6UL_CLK_SAI3>,
339                                                  <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
340                                         clock-names = "bus", "mclk1", "mclk2", "mclk3";
341                                         dmas = <&sdma 39 24 0>,
342                                                <&sdma 40 24 0>;
343                                         dma-names = "rx", "tx";
344                                         status = "disabled";
345                                 };
347                                 asrc: asrc@2034000 {
348                                         compatible = "fsl,imx6ul-asrc", "fsl,imx53-asrc";
349                                         reg = <0x2034000 0x4000>;
350                                         interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
351                                         clocks = <&clks IMX6UL_CLK_ASRC_IPG>,
352                                                 <&clks IMX6UL_CLK_ASRC_MEM>, <&clks 0>,
353                                                 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
354                                                 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
355                                                 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
356                                                 <&clks IMX6UL_CLK_SPDIF>, <&clks 0>, <&clks 0>,
357                                                 <&clks IMX6UL_CLK_SPBA>;
358                                         clock-names = "mem", "ipg", "asrck_0",
359                                                 "asrck_1", "asrck_2", "asrck_3", "asrck_4",
360                                                 "asrck_5", "asrck_6", "asrck_7", "asrck_8",
361                                                 "asrck_9", "asrck_a", "asrck_b", "asrck_c",
362                                                 "asrck_d", "asrck_e", "asrck_f", "spba";
363                                         dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, <&sdma 19 23 1>,
364                                                 <&sdma 20 23 1>, <&sdma 21 23 1>, <&sdma 22 23 1>;
365                                         dma-names = "rxa", "rxb", "rxc",
366                                                     "txa", "txb", "txc";
367                                         fsl,asrc-rate  = <48000>;
368                                         fsl,asrc-width = <16>;
369                                         status = "okay";
370                                 };
371                         };
373                         tsc: tsc@2040000 {
374                                 compatible = "fsl,imx6ul-tsc";
375                                 reg = <0x02040000 0x4000>, <0x0219c000 0x4000>;
376                                 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
377                                              <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
378                                 clocks = <&clks IMX6UL_CLK_IPG>,
379                                          <&clks IMX6UL_CLK_ADC2>;
380                                 clock-names = "tsc", "adc";
381                                 status = "disabled";
382                         };
384                         pwm1: pwm@2080000 {
385                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
386                                 reg = <0x02080000 0x4000>;
387                                 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
388                                 clocks = <&clks IMX6UL_CLK_PWM1>,
389                                          <&clks IMX6UL_CLK_PWM1>;
390                                 clock-names = "ipg", "per";
391                                 #pwm-cells = <3>;
392                                 status = "disabled";
393                         };
395                         pwm2: pwm@2084000 {
396                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
397                                 reg = <0x02084000 0x4000>;
398                                 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
399                                 clocks = <&clks IMX6UL_CLK_PWM2>,
400                                          <&clks IMX6UL_CLK_PWM2>;
401                                 clock-names = "ipg", "per";
402                                 #pwm-cells = <3>;
403                                 status = "disabled";
404                         };
406                         pwm3: pwm@2088000 {
407                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
408                                 reg = <0x02088000 0x4000>;
409                                 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
410                                 clocks = <&clks IMX6UL_CLK_PWM3>,
411                                          <&clks IMX6UL_CLK_PWM3>;
412                                 clock-names = "ipg", "per";
413                                 #pwm-cells = <3>;
414                                 status = "disabled";
415                         };
417                         pwm4: pwm@208c000 {
418                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
419                                 reg = <0x0208c000 0x4000>;
420                                 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
421                                 clocks = <&clks IMX6UL_CLK_PWM4>,
422                                          <&clks IMX6UL_CLK_PWM4>;
423                                 clock-names = "ipg", "per";
424                                 #pwm-cells = <3>;
425                                 status = "disabled";
426                         };
428                         can1: can@2090000 {
429                                 compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
430                                 reg = <0x02090000 0x4000>;
431                                 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
432                                 clocks = <&clks IMX6UL_CLK_CAN1_IPG>,
433                                          <&clks IMX6UL_CLK_CAN1_SERIAL>;
434                                 clock-names = "ipg", "per";
435                                 fsl,stop-mode = <&gpr 0x10 1>;
436                                 status = "disabled";
437                         };
439                         can2: can@2094000 {
440                                 compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
441                                 reg = <0x02094000 0x4000>;
442                                 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
443                                 clocks = <&clks IMX6UL_CLK_CAN2_IPG>,
444                                          <&clks IMX6UL_CLK_CAN2_SERIAL>;
445                                 clock-names = "ipg", "per";
446                                 fsl,stop-mode = <&gpr 0x10 2>;
447                                 status = "disabled";
448                         };
450                         gpt1: timer@2098000 {
451                                 compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
452                                 reg = <0x02098000 0x4000>;
453                                 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
454                                 clocks = <&clks IMX6UL_CLK_GPT1_BUS>,
455                                          <&clks IMX6UL_CLK_GPT1_SERIAL>;
456                                 clock-names = "ipg", "per";
457                         };
459                         gpio1: gpio@209c000 {
460                                 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
461                                 reg = <0x0209c000 0x4000>;
462                                 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
463                                              <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
464                                 clocks = <&clks IMX6UL_CLK_GPIO1>;
465                                 gpio-controller;
466                                 #gpio-cells = <2>;
467                                 interrupt-controller;
468                                 #interrupt-cells = <2>;
469                                 gpio-ranges = <&iomuxc  0 23 10>, <&iomuxc 10 17 6>,
470                                               <&iomuxc 16 33 16>;
471                         };
473                         gpio2: gpio@20a0000 {
474                                 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
475                                 reg = <0x020a0000 0x4000>;
476                                 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
477                                              <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
478                                 clocks = <&clks IMX6UL_CLK_GPIO2>;
479                                 gpio-controller;
480                                 #gpio-cells = <2>;
481                                 interrupt-controller;
482                                 #interrupt-cells = <2>;
483                                 gpio-ranges = <&iomuxc 0 49 16>, <&iomuxc 16 111 6>;
484                         };
486                         gpio3: gpio@20a4000 {
487                                 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
488                                 reg = <0x020a4000 0x4000>;
489                                 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
490                                              <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
491                                 clocks = <&clks IMX6UL_CLK_GPIO3>;
492                                 gpio-controller;
493                                 #gpio-cells = <2>;
494                                 interrupt-controller;
495                                 #interrupt-cells = <2>;
496                                 gpio-ranges = <&iomuxc 0 65 29>;
497                         };
499                         gpio4: gpio@20a8000 {
500                                 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
501                                 reg = <0x020a8000 0x4000>;
502                                 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
503                                              <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
504                                 clocks = <&clks IMX6UL_CLK_GPIO4>;
505                                 gpio-controller;
506                                 #gpio-cells = <2>;
507                                 interrupt-controller;
508                                 #interrupt-cells = <2>;
509                                 gpio-ranges = <&iomuxc 0 94 17>, <&iomuxc 17 117 12>;
510                         };
512                         gpio5: gpio@20ac000 {
513                                 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
514                                 reg = <0x020ac000 0x4000>;
515                                 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
516                                              <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
517                                 clocks = <&clks IMX6UL_CLK_GPIO5>;
518                                 gpio-controller;
519                                 #gpio-cells = <2>;
520                                 interrupt-controller;
521                                 #interrupt-cells = <2>;
522                                 gpio-ranges = <&iomuxc 0 7 10>, <&iomuxc 10 5 2>;
523                         };
525                         fec2: ethernet@20b4000 {
526                                 compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
527                                 reg = <0x020b4000 0x4000>;
528                                 interrupt-names = "int0", "pps";
529                                 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
530                                              <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
531                                 clocks = <&clks IMX6UL_CLK_ENET>,
532                                          <&clks IMX6UL_CLK_ENET_AHB>,
533                                          <&clks IMX6UL_CLK_ENET_PTP>,
534                                          <&clks IMX6UL_CLK_ENET2_REF_125M>,
535                                          <&clks IMX6UL_CLK_ENET2_REF_125M>;
536                                 clock-names = "ipg", "ahb", "ptp",
537                                               "enet_clk_ref", "enet_out";
538                                 fsl,num-tx-queues = <1>;
539                                 fsl,num-rx-queues = <1>;
540                                 fsl,stop-mode = <&gpr 0x10 4>;
541                                 status = "disabled";
542                         };
544                         kpp: keypad@20b8000 {
545                                 compatible = "fsl,imx6ul-kpp", "fsl,imx6q-kpp", "fsl,imx21-kpp";
546                                 reg = <0x020b8000 0x4000>;
547                                 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
548                                 clocks = <&clks IMX6UL_CLK_KPP>;
549                                 status = "disabled";
550                         };
552                         wdog1: watchdog@20bc000 {
553                                 compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
554                                 reg = <0x020bc000 0x4000>;
555                                 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
556                                 clocks = <&clks IMX6UL_CLK_WDOG1>;
557                         };
559                         wdog2: watchdog@20c0000 {
560                                 compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
561                                 reg = <0x020c0000 0x4000>;
562                                 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
563                                 clocks = <&clks IMX6UL_CLK_WDOG2>;
564                                 status = "disabled";
565                         };
567                         clks: clock-controller@20c4000 {
568                                 compatible = "fsl,imx6ul-ccm";
569                                 reg = <0x020c4000 0x4000>;
570                                 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
571                                              <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
572                                 #clock-cells = <1>;
573                                 clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>;
574                                 clock-names = "ckil", "osc", "ipp_di0", "ipp_di1";
575                         };
577                         anatop: anatop@20c8000 {
578                                 compatible = "fsl,imx6ul-anatop", "fsl,imx6q-anatop",
579                                              "syscon", "simple-mfd";
580                                 reg = <0x020c8000 0x1000>;
581                                 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
582                                              <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
583                                              <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
585                                 reg_3p0: regulator-3p0 {
586                                         compatible = "fsl,anatop-regulator";
587                                         regulator-name = "vdd3p0";
588                                         regulator-min-microvolt = <2625000>;
589                                         regulator-max-microvolt = <3400000>;
590                                         anatop-reg-offset = <0x120>;
591                                         anatop-vol-bit-shift = <8>;
592                                         anatop-vol-bit-width = <5>;
593                                         anatop-min-bit-val = <0>;
594                                         anatop-min-voltage = <2625000>;
595                                         anatop-max-voltage = <3400000>;
596                                         anatop-enable-bit = <0>;
597                                 };
599                                 reg_arm: regulator-vddcore {
600                                         compatible = "fsl,anatop-regulator";
601                                         regulator-name = "cpu";
602                                         regulator-min-microvolt = <725000>;
603                                         regulator-max-microvolt = <1450000>;
604                                         regulator-always-on;
605                                         anatop-reg-offset = <0x140>;
606                                         anatop-vol-bit-shift = <0>;
607                                         anatop-vol-bit-width = <5>;
608                                         anatop-delay-reg-offset = <0x170>;
609                                         anatop-delay-bit-shift = <24>;
610                                         anatop-delay-bit-width = <2>;
611                                         anatop-min-bit-val = <1>;
612                                         anatop-min-voltage = <725000>;
613                                         anatop-max-voltage = <1450000>;
614                                 };
616                                 reg_soc: regulator-vddsoc {
617                                         compatible = "fsl,anatop-regulator";
618                                         regulator-name = "vddsoc";
619                                         regulator-min-microvolt = <725000>;
620                                         regulator-max-microvolt = <1450000>;
621                                         regulator-always-on;
622                                         anatop-reg-offset = <0x140>;
623                                         anatop-vol-bit-shift = <18>;
624                                         anatop-vol-bit-width = <5>;
625                                         anatop-delay-reg-offset = <0x170>;
626                                         anatop-delay-bit-shift = <28>;
627                                         anatop-delay-bit-width = <2>;
628                                         anatop-min-bit-val = <1>;
629                                         anatop-min-voltage = <725000>;
630                                         anatop-max-voltage = <1450000>;
631                                 };
633                                 tempmon: tempmon {
634                                         compatible = "fsl,imx6ul-tempmon", "fsl,imx6sx-tempmon";
635                                         interrupt-parent = <&gpc>;
636                                         interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
637                                         fsl,tempmon = <&anatop>;
638                                         nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
639                                         nvmem-cell-names = "calib", "temp_grade";
640                                         clocks = <&clks IMX6UL_CLK_PLL3_USB_OTG>;
641                                 };
642                         };
644                         usbphy1: usbphy@20c9000 {
645                                 compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
646                                 reg = <0x020c9000 0x1000>;
647                                 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
648                                 clocks = <&clks IMX6UL_CLK_USBPHY1>;
649                                 phy-3p0-supply = <&reg_3p0>;
650                                 fsl,anatop = <&anatop>;
651                         };
653                         usbphy2: usbphy@20ca000 {
654                                 compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
655                                 reg = <0x020ca000 0x1000>;
656                                 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
657                                 clocks = <&clks IMX6UL_CLK_USBPHY2>;
658                                 phy-3p0-supply = <&reg_3p0>;
659                                 fsl,anatop = <&anatop>;
660                         };
662                         snvs: snvs@20cc000 {
663                                 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
664                                 reg = <0x020cc000 0x4000>;
666                                 snvs_rtc: snvs-rtc-lp {
667                                         compatible = "fsl,sec-v4.0-mon-rtc-lp";
668                                         regmap = <&snvs>;
669                                         offset = <0x34>;
670                                         interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
671                                                      <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
672                                 };
674                                 snvs_poweroff: snvs-poweroff {
675                                         compatible = "syscon-poweroff";
676                                         regmap = <&snvs>;
677                                         offset = <0x38>;
678                                         value = <0x60>;
679                                         mask = <0x60>;
680                                         status = "disabled";
681                                 };
683                                 snvs_pwrkey: snvs-powerkey {
684                                         compatible = "fsl,sec-v4.0-pwrkey";
685                                         regmap = <&snvs>;
686                                         interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
687                                         linux,keycode = <KEY_POWER>;
688                                         wakeup-source;
689                                         status = "disabled";
690                                 };
692                                 snvs_lpgpr: snvs-lpgpr {
693                                         compatible = "fsl,imx6ul-snvs-lpgpr";
694                                 };
695                         };
697                         epit1: epit@20d0000 {
698                                 reg = <0x020d0000 0x4000>;
699                                 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
700                         };
702                         epit2: epit@20d4000 {
703                                 reg = <0x020d4000 0x4000>;
704                                 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
705                         };
707                         src: reset-controller@20d8000 {
708                                 compatible = "fsl,imx6ul-src", "fsl,imx51-src";
709                                 reg = <0x020d8000 0x4000>;
710                                 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
711                                              <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
712                                 #reset-cells = <1>;
713                         };
715                         gpc: gpc@20dc000 {
716                                 compatible = "fsl,imx6ul-gpc", "fsl,imx6q-gpc";
717                                 reg = <0x020dc000 0x4000>;
718                                 interrupt-controller;
719                                 #interrupt-cells = <3>;
720                                 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
721                                 interrupt-parent = <&intc>;
722                         };
724                         iomuxc: pinctrl@20e0000 {
725                                 compatible = "fsl,imx6ul-iomuxc";
726                                 reg = <0x020e0000 0x4000>;
727                         };
729                         gpr: iomuxc-gpr@20e4000 {
730                                 compatible = "fsl,imx6ul-iomuxc-gpr",
731                                              "fsl,imx6q-iomuxc-gpr", "syscon";
732                                 reg = <0x020e4000 0x4000>;
733                         };
735                         gpt2: timer@20e8000 {
736                                 compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
737                                 reg = <0x020e8000 0x4000>;
738                                 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
739                                 clocks = <&clks IMX6UL_CLK_GPT2_BUS>,
740                                          <&clks IMX6UL_CLK_GPT2_SERIAL>;
741                                 clock-names = "ipg", "per";
742                                 status = "disabled";
743                         };
745                         sdma: sdma@20ec000 {
746                                 compatible = "fsl,imx6ul-sdma", "fsl,imx6q-sdma",
747                                              "fsl,imx35-sdma";
748                                 reg = <0x020ec000 0x4000>;
749                                 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
750                                 clocks = <&clks IMX6UL_CLK_IPG>,
751                                          <&clks IMX6UL_CLK_SDMA>;
752                                 clock-names = "ipg", "ahb";
753                                 #dma-cells = <3>;
754                                 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
755                         };
757                         pwm5: pwm@20f0000 {
758                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
759                                 reg = <0x020f0000 0x4000>;
760                                 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
761                                 clocks = <&clks IMX6UL_CLK_PWM5>,
762                                          <&clks IMX6UL_CLK_PWM5>;
763                                 clock-names = "ipg", "per";
764                                 #pwm-cells = <3>;
765                                 status = "disabled";
766                         };
768                         pwm6: pwm@20f4000 {
769                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
770                                 reg = <0x020f4000 0x4000>;
771                                 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
772                                 clocks = <&clks IMX6UL_CLK_PWM6>,
773                                          <&clks IMX6UL_CLK_PWM6>;
774                                 clock-names = "ipg", "per";
775                                 #pwm-cells = <3>;
776                                 status = "disabled";
777                         };
779                         pwm7: pwm@20f8000 {
780                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
781                                 reg = <0x020f8000 0x4000>;
782                                 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
783                                 clocks = <&clks IMX6UL_CLK_PWM7>,
784                                          <&clks IMX6UL_CLK_PWM7>;
785                                 clock-names = "ipg", "per";
786                                 #pwm-cells = <3>;
787                                 status = "disabled";
788                         };
790                         pwm8: pwm@20fc000 {
791                                 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
792                                 reg = <0x020fc000 0x4000>;
793                                 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
794                                 clocks = <&clks IMX6UL_CLK_PWM8>,
795                                          <&clks IMX6UL_CLK_PWM8>;
796                                 clock-names = "ipg", "per";
797                                 #pwm-cells = <3>;
798                                 status = "disabled";
799                         };
800                 };
802                 aips2: bus@2100000 {
803                         compatible = "fsl,aips-bus", "simple-bus";
804                         #address-cells = <1>;
805                         #size-cells = <1>;
806                         reg = <0x02100000 0x100000>;
807                         ranges;
809                         crypto: crypto@2140000 {
810                                 compatible = "fsl,imx6ul-caam", "fsl,sec-v4.0";
811                                 #address-cells = <1>;
812                                 #size-cells = <1>;
813                                 reg = <0x2140000 0x3c000>;
814                                 ranges = <0 0x2140000 0x3c000>;
815                                 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
816                                 clocks = <&clks IMX6UL_CLK_CAAM_IPG>, <&clks IMX6UL_CLK_CAAM_ACLK>,
817                                          <&clks IMX6UL_CLK_CAAM_MEM>;
818                                 clock-names = "ipg", "aclk", "mem";
820                                 sec_jr0: jr@1000 {
821                                         compatible = "fsl,sec-v4.0-job-ring";
822                                         reg = <0x1000 0x1000>;
823                                         interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
824                                 };
826                                 sec_jr1: jr@2000 {
827                                         compatible = "fsl,sec-v4.0-job-ring";
828                                         reg = <0x2000 0x1000>;
829                                         interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
830                                 };
832                                 sec_jr2: jr@3000 {
833                                         compatible = "fsl,sec-v4.0-job-ring";
834                                         reg = <0x3000 0x1000>;
835                                         interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
836                                 };
837                         };
839                         usbotg1: usb@2184000 {
840                                 compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
841                                 reg = <0x02184000 0x200>;
842                                 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
843                                 clocks = <&clks IMX6UL_CLK_USBOH3>;
844                                 fsl,usbphy = <&usbphy1>;
845                                 fsl,usbmisc = <&usbmisc 0>;
846                                 fsl,anatop = <&anatop>;
847                                 ahb-burst-config = <0x0>;
848                                 tx-burst-size-dword = <0x10>;
849                                 rx-burst-size-dword = <0x10>;
850                                 status = "disabled";
851                         };
853                         usbotg2: usb@2184200 {
854                                 compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
855                                 reg = <0x02184200 0x200>;
856                                 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
857                                 clocks = <&clks IMX6UL_CLK_USBOH3>;
858                                 fsl,usbphy = <&usbphy2>;
859                                 fsl,usbmisc = <&usbmisc 1>;
860                                 ahb-burst-config = <0x0>;
861                                 tx-burst-size-dword = <0x10>;
862                                 rx-burst-size-dword = <0x10>;
863                                 status = "disabled";
864                         };
866                         usbmisc: usbmisc@2184800 {
867                                 #index-cells = <1>;
868                                 compatible = "fsl,imx6ul-usbmisc", "fsl,imx6q-usbmisc";
869                                 reg = <0x02184800 0x200>;
870                         };
872                         fec1: ethernet@2188000 {
873                                 compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
874                                 reg = <0x02188000 0x4000>;
875                                 interrupt-names = "int0", "pps";
876                                 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
877                                              <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
878                                 clocks = <&clks IMX6UL_CLK_ENET>,
879                                          <&clks IMX6UL_CLK_ENET_AHB>,
880                                          <&clks IMX6UL_CLK_ENET_PTP>,
881                                          <&clks IMX6UL_CLK_ENET_REF>,
882                                          <&clks IMX6UL_CLK_ENET_REF>;
883                                 clock-names = "ipg", "ahb", "ptp",
884                                               "enet_clk_ref", "enet_out";
885                                 fsl,num-tx-queues = <1>;
886                                 fsl,num-rx-queues = <1>;
887                                 fsl,stop-mode = <&gpr 0x10 3>;
888                                 status = "disabled";
889                         };
891                         usdhc1: mmc@2190000 {
892                                 compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
893                                 reg = <0x02190000 0x4000>;
894                                 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
895                                 clocks = <&clks IMX6UL_CLK_USDHC1>,
896                                          <&clks IMX6UL_CLK_USDHC1>,
897                                          <&clks IMX6UL_CLK_USDHC1>;
898                                 clock-names = "ipg", "ahb", "per";
899                                 fsl,tuning-step = <2>;
900                                 fsl,tuning-start-tap = <20>;
901                                 bus-width = <4>;
902                                 status = "disabled";
903                         };
905                         usdhc2: mmc@2194000 {
906                                 compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
907                                 reg = <0x02194000 0x4000>;
908                                 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
909                                 clocks = <&clks IMX6UL_CLK_USDHC2>,
910                                          <&clks IMX6UL_CLK_USDHC2>,
911                                          <&clks IMX6UL_CLK_USDHC2>;
912                                 clock-names = "ipg", "ahb", "per";
913                                 bus-width = <4>;
914                                 fsl,tuning-step = <2>;
915                                 fsl,tuning-start-tap = <20>;
916                                 status = "disabled";
917                         };
919                         adc1: adc@2198000 {
920                                 compatible = "fsl,imx6ul-adc", "fsl,vf610-adc";
921                                 reg = <0x02198000 0x4000>;
922                                 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
923                                 clocks = <&clks IMX6UL_CLK_ADC1>;
924                                 num-channels = <2>;
925                                 clock-names = "adc";
926                                 fsl,adck-max-frequency = <30000000>, <40000000>,
927                                                          <20000000>;
928                                 status = "disabled";
929                         };
931                         i2c1: i2c@21a0000 {
932                                 #address-cells = <1>;
933                                 #size-cells = <0>;
934                                 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
935                                 reg = <0x021a0000 0x4000>;
936                                 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
937                                 clocks = <&clks IMX6UL_CLK_I2C1>;
938                                 status = "disabled";
939                         };
941                         i2c2: i2c@21a4000 {
942                                 #address-cells = <1>;
943                                 #size-cells = <0>;
944                                 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
945                                 reg = <0x021a4000 0x4000>;
946                                 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
947                                 clocks = <&clks IMX6UL_CLK_I2C2>;
948                                 status = "disabled";
949                         };
951                         i2c3: i2c@21a8000 {
952                                 #address-cells = <1>;
953                                 #size-cells = <0>;
954                                 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
955                                 reg = <0x021a8000 0x4000>;
956                                 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
957                                 clocks = <&clks IMX6UL_CLK_I2C3>;
958                                 status = "disabled";
959                         };
961                         memory-controller@21b0000 {
962                                 compatible = "fsl,imx6ul-mmdc", "fsl,imx6q-mmdc";
963                                 reg = <0x021b0000 0x4000>;
964                                 clocks = <&clks IMX6UL_CLK_MMDC_P0_IPG>;
965                         };
967                         weim: weim@21b8000 {
968                                 #address-cells = <2>;
969                                 #size-cells = <1>;
970                                 compatible = "fsl,imx6ul-weim", "fsl,imx6q-weim";
971                                 reg = <0x021b8000 0x4000>;
972                                 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
973                                 clocks = <&clks IMX6UL_CLK_EIM>;
974                                 fsl,weim-cs-gpr = <&gpr>;
975                                 status = "disabled";
976                         };
978                         ocotp: efuse@21bc000 {
979                                 #address-cells = <1>;
980                                 #size-cells = <1>;
981                                 compatible = "fsl,imx6ul-ocotp", "syscon";
982                                 reg = <0x021bc000 0x4000>;
983                                 clocks = <&clks IMX6UL_CLK_OCOTP>;
985                                 tempmon_calib: calib@38 {
986                                         reg = <0x38 4>;
987                                 };
989                                 tempmon_temp_grade: temp-grade@20 {
990                                         reg = <0x20 4>;
991                                 };
993                                 cpu_speed_grade: speed-grade@10 {
994                                         reg = <0x10 4>;
995                                 };
996                         };
998                         csi: csi@21c4000 {
999                                 compatible = "fsl,imx6ul-csi", "fsl,imx7-csi";
1000                                 reg = <0x021c4000 0x4000>;
1001                                 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1002                                 clocks = <&clks IMX6UL_CLK_CSI>;
1003                                 clock-names = "mclk";
1004                                 status = "disabled";
1005                         };
1007                         lcdif: lcdif@21c8000 {
1008                                 compatible = "fsl,imx6ul-lcdif", "fsl,imx28-lcdif";
1009                                 reg = <0x021c8000 0x4000>;
1010                                 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1011                                 clocks = <&clks IMX6UL_CLK_LCDIF_PIX>,
1012                                          <&clks IMX6UL_CLK_LCDIF_APB>,
1013                                          <&clks IMX6UL_CLK_DUMMY>;
1014                                 clock-names = "pix", "axi", "disp_axi";
1015                                 status = "disabled";
1016                         };
1018                         pxp: pxp@21cc000 {
1019                                 compatible = "fsl,imx6ul-pxp";
1020                                 reg = <0x021cc000 0x4000>;
1021                                 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1022                                 clocks = <&clks IMX6UL_CLK_PXP>;
1023                                 clock-names = "axi";
1024                         };
1026                         qspi: spi@21e0000 {
1027                                 #address-cells = <1>;
1028                                 #size-cells = <0>;
1029                                 compatible = "fsl,imx6ul-qspi", "fsl,imx6sx-qspi";
1030                                 reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>;
1031                                 reg-names = "QuadSPI", "QuadSPI-memory";
1032                                 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1033                                 clocks = <&clks IMX6UL_CLK_QSPI>,
1034                                          <&clks IMX6UL_CLK_QSPI>;
1035                                 clock-names = "qspi_en", "qspi";
1036                                 status = "disabled";
1037                         };
1039                         wdog3: watchdog@21e4000 {
1040                                 compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
1041                                 reg = <0x021e4000 0x4000>;
1042                                 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1043                                 clocks = <&clks IMX6UL_CLK_WDOG3>;
1044                                 status = "disabled";
1045                         };
1047                         uart2: serial@21e8000 {
1048                                 compatible = "fsl,imx6ul-uart",
1049                                              "fsl,imx6q-uart";
1050                                 reg = <0x021e8000 0x4000>;
1051                                 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
1052                                 clocks = <&clks IMX6UL_CLK_UART2_IPG>,
1053                                          <&clks IMX6UL_CLK_UART2_SERIAL>;
1054                                 clock-names = "ipg", "per";
1055                                 status = "disabled";
1056                         };
1058                         uart3: serial@21ec000 {
1059                                 compatible = "fsl,imx6ul-uart",
1060                                              "fsl,imx6q-uart";
1061                                 reg = <0x021ec000 0x4000>;
1062                                 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1063                                 clocks = <&clks IMX6UL_CLK_UART3_IPG>,
1064                                          <&clks IMX6UL_CLK_UART3_SERIAL>;
1065                                 clock-names = "ipg", "per";
1066                                 status = "disabled";
1067                         };
1069                         uart4: serial@21f0000 {
1070                                 compatible = "fsl,imx6ul-uart",
1071                                              "fsl,imx6q-uart";
1072                                 reg = <0x021f0000 0x4000>;
1073                                 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1074                                 clocks = <&clks IMX6UL_CLK_UART4_IPG>,
1075                                          <&clks IMX6UL_CLK_UART4_SERIAL>;
1076                                 clock-names = "ipg", "per";
1077                                 status = "disabled";
1078                         };
1080                         uart5: serial@21f4000 {
1081                                 compatible = "fsl,imx6ul-uart",
1082                                              "fsl,imx6q-uart";
1083                                 reg = <0x021f4000 0x4000>;
1084                                 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1085                                 clocks = <&clks IMX6UL_CLK_UART5_IPG>,
1086                                          <&clks IMX6UL_CLK_UART5_SERIAL>;
1087                                 clock-names = "ipg", "per";
1088                                 status = "disabled";
1089                         };
1091                         i2c4: i2c@21f8000 {
1092                                 #address-cells = <1>;
1093                                 #size-cells = <0>;
1094                                 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
1095                                 reg = <0x021f8000 0x4000>;
1096                                 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
1097                                 clocks = <&clks IMX6UL_CLK_I2C4>;
1098                                 status = "disabled";
1099                         };
1101                         uart6: serial@21fc000 {
1102                                 compatible = "fsl,imx6ul-uart",
1103                                              "fsl,imx6q-uart";
1104                                 reg = <0x021fc000 0x4000>;
1105                                 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1106                                 clocks = <&clks IMX6UL_CLK_UART6_IPG>,
1107                                          <&clks IMX6UL_CLK_UART6_SERIAL>;
1108                                 clock-names = "ipg", "per";
1109                                 status = "disabled";
1110                         };
1111                 };
1112         };