1 // SPDX-License-Identifier: GPL-2.0
2 /***************************************************************************/
5 * 525x.c -- platform support for ColdFire 525x based boards
7 * Copyright (C) 2012, Steven King <sfking@fdwdc.com>
10 /***************************************************************************/
12 #include <linux/kernel.h>
13 #include <linux/param.h>
14 #include <linux/init.h>
16 #include <linux/platform_device.h>
17 #include <asm/machdep.h>
18 #include <asm/coldfire.h>
19 #include <asm/mcfsim.h>
20 #include <asm/mcfclk.h>
22 /***************************************************************************/
24 DEFINE_CLK(pll
, "pll.0", MCF_CLK
);
25 DEFINE_CLK(sys
, "sys.0", MCF_BUSCLK
);
26 DEFINE_CLK(mcftmr0
, "mcftmr.0", MCF_BUSCLK
);
27 DEFINE_CLK(mcftmr1
, "mcftmr.1", MCF_BUSCLK
);
28 DEFINE_CLK(mcfuart0
, "mcfuart.0", MCF_BUSCLK
);
29 DEFINE_CLK(mcfuart1
, "mcfuart.1", MCF_BUSCLK
);
30 DEFINE_CLK(mcfqspi0
, "mcfqspi.0", MCF_BUSCLK
);
31 DEFINE_CLK(mcfi2c0
, "imx1-i2c.0", MCF_BUSCLK
);
32 DEFINE_CLK(mcfi2c1
, "imx1-i2c.1", MCF_BUSCLK
);
34 struct clk
*mcf_clks
[] = {
47 /***************************************************************************/
49 static void __init
m525x_qspi_init(void)
51 #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
52 /* set the GPIO function for the qspi cs gpios */
53 /* FIXME: replace with pinmux/pinctl support */
54 u32 f
= readl(MCFSIM2_GPIOFUNC
);
55 f
|= (1 << MCFQSPI_CS2
) | (1 << MCFQSPI_CS1
) | (1 << MCFQSPI_CS0
);
56 writel(f
, MCFSIM2_GPIOFUNC
);
59 writeb(MCFSIM_ICR_AUTOVEC
| MCFSIM_ICR_LEVEL4
| MCFSIM_ICR_PRI0
,
61 mcf_mapirq2imr(MCF_IRQ_QSPI
, MCFINTC_QSPI
);
62 #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
65 static void __init
m525x_i2c_init(void)
67 #if IS_ENABLED(CONFIG_I2C_IMX)
70 /* first I2C controller uses regular irq setup */
71 writeb(MCFSIM_ICR_AUTOVEC
| MCFSIM_ICR_LEVEL5
| MCFSIM_ICR_PRI0
,
73 mcf_mapirq2imr(MCF_IRQ_I2C0
, MCFINTC_I2C
);
75 /* second I2C controller is completely different */
76 r
= readl(MCFINTC2_INTPRI_REG(MCF_IRQ_I2C1
));
77 r
&= ~MCFINTC2_INTPRI_BITS(0xf, MCF_IRQ_I2C1
);
78 r
|= MCFINTC2_INTPRI_BITS(0x5, MCF_IRQ_I2C1
);
79 writel(r
, MCFINTC2_INTPRI_REG(MCF_IRQ_I2C1
));
80 #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
83 /***************************************************************************/
85 void __init
config_BSP(char *commandp
, int size
)
87 mach_sched_init
= hw_timer_init
;
93 /***************************************************************************/