WIP FPC-III support
[linux/fpc-iii.git] / arch / mips / include / asm / mach-sibyte / cpu-feature-overrides.h
blob7022358057fd824e04c23a668331ec535f4d04fd
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * Copyright (C) 2003, 04, 07 Ralf Baechle (ralf@linux-mips.org)
7 */
8 #ifndef __ASM_MACH_SIBYTE_CPU_FEATURE_OVERRIDES_H
9 #define __ASM_MACH_SIBYTE_CPU_FEATURE_OVERRIDES_H
12 * Sibyte are MIPS64 processors wired to a specific configuration
14 #define cpu_has_watch 1
15 #define cpu_has_mips16 0
16 #define cpu_has_mips16e2 0
17 #define cpu_has_divec 1
18 #define cpu_has_vce 0
19 #define cpu_has_cache_cdex_p 0
20 #define cpu_has_cache_cdex_s 0
21 #define cpu_has_prefetch 1
22 #define cpu_has_mcheck 1
23 #define cpu_has_ejtag 1
25 #define cpu_has_llsc 1
26 #define cpu_has_vtag_icache 1
27 #define cpu_has_dc_aliases 0
28 #define cpu_has_ic_fills_f_dc 0
29 #define cpu_has_dsp 0
30 #define cpu_has_dsp2 0
31 #define cpu_has_mipsmt 0
32 #define cpu_has_userlocal 0
33 #define cpu_icache_snoops_remote_store 0
35 #define cpu_has_nofpuex 0
36 #define cpu_has_64bits 1
38 #define cpu_has_mips32r1 1
39 #define cpu_has_mips32r2 0
40 #define cpu_has_mips64r1 1
41 #define cpu_has_mips64r2 0
43 #define cpu_has_inclusive_pcaches 0
45 #define cpu_dcache_line_size() 32
46 #define cpu_icache_line_size() 32
47 #define cpu_scache_line_size() 32
49 #endif /* __ASM_MACH_SIBYTE_CPU_FEATURE_OVERRIDES_H */