1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Performance counter support for POWER7 processors.
5 * Copyright 2009 Paul Mackerras, IBM Corporation.
7 #include <linux/kernel.h>
8 #include <linux/perf_event.h>
9 #include <linux/string.h>
11 #include <asm/cputable.h>
16 * Bits in event code for POWER7
18 #define PM_PMC_SH 16 /* PMC number (1-based) for direct events */
19 #define PM_PMC_MSK 0xf
20 #define PM_PMC_MSKS (PM_PMC_MSK << PM_PMC_SH)
21 #define PM_UNIT_SH 12 /* TTMMUX number and setting - unit select */
22 #define PM_UNIT_MSK 0xf
23 #define PM_COMBINE_SH 11 /* Combined event bit */
24 #define PM_COMBINE_MSK 1
25 #define PM_COMBINE_MSKS 0x800
26 #define PM_L2SEL_SH 8 /* L2 event select */
27 #define PM_L2SEL_MSK 7
28 #define PM_PMCSEL_MSK 0xff
31 * Bits in MMCR1 for POWER7
33 #define MMCR1_TTM0SEL_SH 60
34 #define MMCR1_TTM1SEL_SH 56
35 #define MMCR1_TTM2SEL_SH 52
36 #define MMCR1_TTM3SEL_SH 48
37 #define MMCR1_TTMSEL_MSK 0xf
38 #define MMCR1_L2SEL_SH 45
39 #define MMCR1_L2SEL_MSK 7
40 #define MMCR1_PMC1_COMBINE_SH 35
41 #define MMCR1_PMC2_COMBINE_SH 34
42 #define MMCR1_PMC3_COMBINE_SH 33
43 #define MMCR1_PMC4_COMBINE_SH 32
44 #define MMCR1_PMC1SEL_SH 24
45 #define MMCR1_PMC2SEL_SH 16
46 #define MMCR1_PMC3SEL_SH 8
47 #define MMCR1_PMC4SEL_SH 0
48 #define MMCR1_PMCSEL_SH(n) (MMCR1_PMC1SEL_SH - (n) * 8)
49 #define MMCR1_PMCSEL_MSK 0xff
54 #define EVENT(_name, _code) \
58 #include "power7-events-list.h"
63 * Layout of constraint bits:
64 * 6666555555555544444444443333333333222222222211111111110000000000
65 * 3210987654321098765432109876543210987654321098765432109876543210
69 * L2 - 16-18 - Required L2SEL value (select field)
71 * NC - number of counters
73 * 12-14: number of events needing PMC1-4 0x7000
77 * 10-11: Count of events needing PMC6
80 * 0-9: Count of events needing PMC1..PMC5
83 static int power7_get_constraint(u64 event
, unsigned long *maskp
,
87 unsigned long mask
= 0, value
= 0;
89 pmc
= (event
>> PM_PMC_SH
) & PM_PMC_MSK
;
96 if (pmc
>= 5 && !(event
== 0x500fa || event
== 0x600f4))
100 /* need a counter from PMC1-4 set */
105 unit
= (event
>> PM_UNIT_SH
) & PM_UNIT_MSK
;
107 /* L2SEL must be identical across events */
108 int l2sel
= (event
>> PM_L2SEL_SH
) & PM_L2SEL_MSK
;
110 value
|= l2sel
<< 16;
118 #define MAX_ALT 2 /* at most 2 alternatives for any event */
120 static const unsigned int event_alternatives
[][MAX_ALT
] = {
121 { 0x200f2, 0x300f2 }, /* PM_INST_DISP */
122 { 0x200f4, 0x600f4 }, /* PM_RUN_CYC */
123 { 0x400fa, 0x500fa }, /* PM_RUN_INST_CMPL */
127 * Scan the alternatives table for a match and return the
128 * index into the alternatives table if found, else -1.
130 static int find_alternative(u64 event
)
134 for (i
= 0; i
< ARRAY_SIZE(event_alternatives
); ++i
) {
135 if (event
< event_alternatives
[i
][0])
137 for (j
= 0; j
< MAX_ALT
&& event_alternatives
[i
][j
]; ++j
)
138 if (event
== event_alternatives
[i
][j
])
144 static s64
find_alternative_decode(u64 event
)
148 /* this only handles the 4x decode events */
149 pmc
= (event
>> PM_PMC_SH
) & PM_PMC_MSK
;
150 psel
= event
& PM_PMCSEL_MSK
;
151 if ((pmc
== 2 || pmc
== 4) && (psel
& ~7) == 0x40)
152 return event
- (1 << PM_PMC_SH
) + 8;
153 if ((pmc
== 1 || pmc
== 3) && (psel
& ~7) == 0x48)
154 return event
+ (1 << PM_PMC_SH
) - 8;
158 static int power7_get_alternatives(u64 event
, unsigned int flags
, u64 alt
[])
165 i
= find_alternative(event
);
167 for (j
= 0; j
< MAX_ALT
; ++j
) {
168 ae
= event_alternatives
[i
][j
];
169 if (ae
&& ae
!= event
)
173 ae
= find_alternative_decode(event
);
178 if (flags
& PPMU_ONLY_COUNT_RUN
) {
180 * We're only counting in RUN state,
181 * so PM_CYC is equivalent to PM_RUN_CYC
182 * and PM_INST_CMPL === PM_RUN_INST_CMPL.
183 * This doesn't include alternatives that don't provide
184 * any extra flexibility in assigning PMCs.
187 for (i
= 0; i
< nalt
; ++i
) {
189 case 0x1e: /* PM_CYC */
190 alt
[j
++] = 0x600f4; /* PM_RUN_CYC */
192 case 0x600f4: /* PM_RUN_CYC */
195 case 0x2: /* PM_PPC_CMPL */
196 alt
[j
++] = 0x500fa; /* PM_RUN_INST_CMPL */
198 case 0x500fa: /* PM_RUN_INST_CMPL */
199 alt
[j
++] = 0x2; /* PM_PPC_CMPL */
210 * Returns 1 if event counts things relating to marked instructions
211 * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
213 static int power7_marked_instr_event(u64 event
)
218 pmc
= (event
>> PM_PMC_SH
) & PM_PMC_MSK
;
219 unit
= (event
>> PM_UNIT_SH
) & PM_UNIT_MSK
;
220 psel
= event
& PM_PMCSEL_MSK
& ~1; /* trim off edge/level bit */
226 return pmc
== 2 || pmc
== 4;
246 static int power7_compute_mmcr(u64 event
[], int n_ev
,
247 unsigned int hwc
[], struct mmcr_regs
*mmcr
,
248 struct perf_event
*pevents
[])
250 unsigned long mmcr1
= 0;
251 unsigned long mmcra
= MMCRA_SDAR_DCACHE_MISS
| MMCRA_SDAR_ERAT_MISS
;
252 unsigned int pmc
, unit
, combine
, l2sel
, psel
;
253 unsigned int pmc_inuse
= 0;
256 /* First pass to count resource use */
257 for (i
= 0; i
< n_ev
; ++i
) {
258 pmc
= (event
[i
] >> PM_PMC_SH
) & PM_PMC_MSK
;
262 if (pmc_inuse
& (1 << (pmc
- 1)))
264 pmc_inuse
|= 1 << (pmc
- 1);
268 /* Second pass: assign PMCs, set all MMCR1 fields */
269 for (i
= 0; i
< n_ev
; ++i
) {
270 pmc
= (event
[i
] >> PM_PMC_SH
) & PM_PMC_MSK
;
271 unit
= (event
[i
] >> PM_UNIT_SH
) & PM_UNIT_MSK
;
272 combine
= (event
[i
] >> PM_COMBINE_SH
) & PM_COMBINE_MSK
;
273 l2sel
= (event
[i
] >> PM_L2SEL_SH
) & PM_L2SEL_MSK
;
274 psel
= event
[i
] & PM_PMCSEL_MSK
;
276 /* Bus event or any-PMC direct event */
277 for (pmc
= 0; pmc
< 4; ++pmc
) {
278 if (!(pmc_inuse
& (1 << pmc
)))
283 pmc_inuse
|= 1 << pmc
;
285 /* Direct or decoded event */
289 mmcr1
|= (unsigned long) unit
290 << (MMCR1_TTM0SEL_SH
- 4 * pmc
);
291 mmcr1
|= (unsigned long) combine
292 << (MMCR1_PMC1_COMBINE_SH
- pmc
);
293 mmcr1
|= psel
<< MMCR1_PMCSEL_SH(pmc
);
294 if (unit
== 6) /* L2 events */
295 mmcr1
|= (unsigned long) l2sel
298 if (power7_marked_instr_event(event
[i
]))
299 mmcra
|= MMCRA_SAMPLE_ENABLE
;
303 /* Return MMCRx values */
306 mmcr
->mmcr0
= MMCR0_PMC1CE
;
307 if (pmc_inuse
& 0x3e)
308 mmcr
->mmcr0
|= MMCR0_PMCjCE
;
314 static void power7_disable_pmc(unsigned int pmc
, struct mmcr_regs
*mmcr
)
317 mmcr
->mmcr1
&= ~(0xffUL
<< MMCR1_PMCSEL_SH(pmc
));
320 static int power7_generic_events
[] = {
321 [PERF_COUNT_HW_CPU_CYCLES
] = PM_CYC
,
322 [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND
] = PM_GCT_NOSLOT_CYC
,
323 [PERF_COUNT_HW_STALLED_CYCLES_BACKEND
] = PM_CMPLU_STALL
,
324 [PERF_COUNT_HW_INSTRUCTIONS
] = PM_INST_CMPL
,
325 [PERF_COUNT_HW_CACHE_REFERENCES
] = PM_LD_REF_L1
,
326 [PERF_COUNT_HW_CACHE_MISSES
] = PM_LD_MISS_L1
,
327 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS
] = PM_BRU_FIN
,
328 [PERF_COUNT_HW_BRANCH_MISSES
] = PM_BR_MPRED
,
331 #define C(x) PERF_COUNT_HW_CACHE_##x
334 * Table of generalized cache-related events.
335 * 0 means not supported, -1 means nonsensical, other values
338 static u64 power7_cache_events
[C(MAX
)][C(OP_MAX
)][C(RESULT_MAX
)] = {
339 [C(L1D
)] = { /* RESULT_ACCESS RESULT_MISS */
340 [C(OP_READ
)] = { 0xc880, 0x400f0 },
341 [C(OP_WRITE
)] = { 0, 0x300f0 },
342 [C(OP_PREFETCH
)] = { 0xd8b8, 0 },
344 [C(L1I
)] = { /* RESULT_ACCESS RESULT_MISS */
345 [C(OP_READ
)] = { 0, 0x200fc },
346 [C(OP_WRITE
)] = { -1, -1 },
347 [C(OP_PREFETCH
)] = { 0x408a, 0 },
349 [C(LL
)] = { /* RESULT_ACCESS RESULT_MISS */
350 [C(OP_READ
)] = { 0x16080, 0x26080 },
351 [C(OP_WRITE
)] = { 0x16082, 0x26082 },
352 [C(OP_PREFETCH
)] = { 0, 0 },
354 [C(DTLB
)] = { /* RESULT_ACCESS RESULT_MISS */
355 [C(OP_READ
)] = { 0, 0x300fc },
356 [C(OP_WRITE
)] = { -1, -1 },
357 [C(OP_PREFETCH
)] = { -1, -1 },
359 [C(ITLB
)] = { /* RESULT_ACCESS RESULT_MISS */
360 [C(OP_READ
)] = { 0, 0x400fc },
361 [C(OP_WRITE
)] = { -1, -1 },
362 [C(OP_PREFETCH
)] = { -1, -1 },
364 [C(BPU
)] = { /* RESULT_ACCESS RESULT_MISS */
365 [C(OP_READ
)] = { 0x10068, 0x400f6 },
366 [C(OP_WRITE
)] = { -1, -1 },
367 [C(OP_PREFETCH
)] = { -1, -1 },
369 [C(NODE
)] = { /* RESULT_ACCESS RESULT_MISS */
370 [C(OP_READ
)] = { -1, -1 },
371 [C(OP_WRITE
)] = { -1, -1 },
372 [C(OP_PREFETCH
)] = { -1, -1 },
377 GENERIC_EVENT_ATTR(cpu
-cycles
, PM_CYC
);
378 GENERIC_EVENT_ATTR(stalled
-cycles
-frontend
, PM_GCT_NOSLOT_CYC
);
379 GENERIC_EVENT_ATTR(stalled
-cycles
-backend
, PM_CMPLU_STALL
);
380 GENERIC_EVENT_ATTR(instructions
, PM_INST_CMPL
);
381 GENERIC_EVENT_ATTR(cache
-references
, PM_LD_REF_L1
);
382 GENERIC_EVENT_ATTR(cache
-misses
, PM_LD_MISS_L1
);
383 GENERIC_EVENT_ATTR(branch
-instructions
, PM_BRU_FIN
);
384 GENERIC_EVENT_ATTR(branch
-misses
, PM_BR_MPRED
);
386 #define EVENT(_name, _code) POWER_EVENT_ATTR(_name, _name);
387 #include "power7-events-list.h"
390 #define EVENT(_name, _code) POWER_EVENT_PTR(_name),
392 static struct attribute
*power7_events_attr
[] = {
393 GENERIC_EVENT_PTR(PM_CYC
),
394 GENERIC_EVENT_PTR(PM_GCT_NOSLOT_CYC
),
395 GENERIC_EVENT_PTR(PM_CMPLU_STALL
),
396 GENERIC_EVENT_PTR(PM_INST_CMPL
),
397 GENERIC_EVENT_PTR(PM_LD_REF_L1
),
398 GENERIC_EVENT_PTR(PM_LD_MISS_L1
),
399 GENERIC_EVENT_PTR(PM_BRU_FIN
),
400 GENERIC_EVENT_PTR(PM_BR_MPRED
),
402 #include "power7-events-list.h"
407 static struct attribute_group power7_pmu_events_group
= {
409 .attrs
= power7_events_attr
,
412 PMU_FORMAT_ATTR(event
, "config:0-19");
414 static struct attribute
*power7_pmu_format_attr
[] = {
415 &format_attr_event
.attr
,
419 static struct attribute_group power7_pmu_format_group
= {
421 .attrs
= power7_pmu_format_attr
,
424 static const struct attribute_group
*power7_pmu_attr_groups
[] = {
425 &power7_pmu_format_group
,
426 &power7_pmu_events_group
,
430 static struct power_pmu power7_pmu
= {
433 .max_alternatives
= MAX_ALT
+ 1,
434 .add_fields
= 0x1555ul
,
435 .test_adder
= 0x3000ul
,
436 .compute_mmcr
= power7_compute_mmcr
,
437 .get_constraint
= power7_get_constraint
,
438 .get_alternatives
= power7_get_alternatives
,
439 .disable_pmc
= power7_disable_pmc
,
440 .flags
= PPMU_ALT_SIPR
,
441 .attr_groups
= power7_pmu_attr_groups
,
442 .n_generic
= ARRAY_SIZE(power7_generic_events
),
443 .generic_events
= power7_generic_events
,
444 .cache_events
= &power7_cache_events
,
447 int init_power7_pmu(void)
449 if (!cur_cpu_spec
->oprofile_cpu_type
||
450 strcmp(cur_cpu_spec
->oprofile_cpu_type
, "ppc64/power7"))
453 if (pvr_version_is(PVR_POWER7p
))
454 power7_pmu
.flags
|= PPMU_SIAR_VALID
;
456 return register_power_pmu(&power7_pmu
);