WIP FPC-III support
[linux/fpc-iii.git] / arch / xtensa / variants / test_mmuhifi_c3 / include / variant / tie.h
blobfb1f5f004c92acb217b8babdf0923b5d634756fa
1 /*
2 * This header file describes this specific Xtensa processor's TIE extensions
3 * that extend basic Xtensa core functionality. It is customized to this
4 * Xtensa processor configuration.
6 * This file is subject to the terms and conditions of version 2.1 of the GNU
7 * Lesser General Public License as published by the Free Software Foundation.
9 * Copyright (C) 1999-2009 Tensilica Inc.
12 #ifndef _XTENSA_CORE_TIE_H
13 #define _XTENSA_CORE_TIE_H
15 #define XCHAL_CP_NUM 1 /* number of coprocessors */
16 #define XCHAL_CP_MAX 2 /* max CP ID + 1 (0 if none) */
17 #define XCHAL_CP_MASK 0x02 /* bitmask of all CPs by ID */
18 #define XCHAL_CP_PORT_MASK 0x00 /* bitmask of only port CPs */
20 /* Basic parameters of each coprocessor: */
21 #define XCHAL_CP1_NAME "AudioEngineLX"
22 #define XCHAL_CP1_IDENT AudioEngineLX
23 #define XCHAL_CP1_SA_SIZE 112 /* size of state save area */
24 #define XCHAL_CP1_SA_ALIGN 8 /* min alignment of save area */
25 #define XCHAL_CP_ID_AUDIOENGINELX 1 /* coprocessor ID (0..7) */
27 /* Filler info for unassigned coprocessors, to simplify arrays etc: */
28 #define XCHAL_CP0_SA_SIZE 0
29 #define XCHAL_CP0_SA_ALIGN 1
30 #define XCHAL_CP2_SA_SIZE 0
31 #define XCHAL_CP2_SA_ALIGN 1
32 #define XCHAL_CP3_SA_SIZE 0
33 #define XCHAL_CP3_SA_ALIGN 1
34 #define XCHAL_CP4_SA_SIZE 0
35 #define XCHAL_CP4_SA_ALIGN 1
36 #define XCHAL_CP5_SA_SIZE 0
37 #define XCHAL_CP5_SA_ALIGN 1
38 #define XCHAL_CP6_SA_SIZE 0
39 #define XCHAL_CP6_SA_ALIGN 1
40 #define XCHAL_CP7_SA_SIZE 0
41 #define XCHAL_CP7_SA_ALIGN 1
43 /* Save area for non-coprocessor optional and custom (TIE) state: */
44 #define XCHAL_NCP_SA_SIZE 12
45 #define XCHAL_NCP_SA_ALIGN 4
47 /* Total save area for optional and custom state (NCP + CPn): */
48 #define XCHAL_TOTAL_SA_SIZE 128 /* with 16-byte align padding */
49 #define XCHAL_TOTAL_SA_ALIGN 8 /* actual minimum alignment */
52 * Detailed contents of save areas.
53 * NOTE: caller must define the XCHAL_SA_REG macro (not defined here)
54 * before expanding the XCHAL_xxx_SA_LIST() macros.
56 * XCHAL_SA_REG(s,ccused,abikind,kind,opt,name,galign,align,asize,
57 * dbnum,base,regnum,bitsz,gapsz,reset,x...)
59 * s = passed from XCHAL_*_LIST(s), eg. to select how to expand
60 * ccused = set if used by compiler without special options or code
61 * abikind = 0 (caller-saved), 1 (callee-saved), or 2 (thread-global)
62 * kind = 0 (special reg), 1 (TIE user reg), or 2 (TIE regfile reg)
63 * opt = 0 (custom TIE extension or coprocessor), or 1 (optional reg)
64 * name = lowercase reg name (no quotes)
65 * galign = group byte alignment (power of 2) (galign >= align)
66 * align = register byte alignment (power of 2)
67 * asize = allocated size in bytes (asize*8 == bitsz + gapsz + padsz)
68 * (not including any pad bytes required to galign this or next reg)
69 * dbnum = unique target number f/debug (see <xtensa-libdb-macros.h>)
70 * base = reg shortname w/o index (or sr=special, ur=TIE user reg)
71 * regnum = reg index in regfile, or special/TIE-user reg number
72 * bitsz = number of significant bits (regfile width, or ur/sr mask bits)
73 * gapsz = intervening bits, if bitsz bits not stored contiguously
74 * (padsz = pad bits at end [TIE regfile] or at msbits [ur,sr] of asize)
75 * reset = register reset value (or 0 if undefined at reset)
76 * x = reserved for future use (0 until then)
78 * To filter out certain registers, e.g. to expand only the non-global
79 * registers used by the compiler, you can do something like this:
81 * #define XCHAL_SA_REG(s,ccused,p...) SELCC##ccused(p)
82 * #define SELCC0(p...)
83 * #define SELCC1(abikind,p...) SELAK##abikind(p)
84 * #define SELAK0(p...) REG(p)
85 * #define SELAK1(p...) REG(p)
86 * #define SELAK2(p...)
87 * #define REG(kind,tie,name,galn,aln,asz,csz,dbnum,base,rnum,bsz,rst,x...) \
88 * ...what you want to expand...
91 #define XCHAL_NCP_SA_NUM 3
92 #define XCHAL_NCP_SA_LIST(s) \
93 XCHAL_SA_REG(s,0,0,0,1, br, 4, 4, 4,0x0204, sr,4 , 16,0,0,0) \
94 XCHAL_SA_REG(s,0,0,0,1, scompare1, 4, 4, 4,0x020C, sr,12 , 32,0,0,0) \
95 XCHAL_SA_REG(s,1,2,1,1, threadptr, 4, 4, 4,0x03E7, ur,231, 32,0,0,0)
97 #define XCHAL_CP0_SA_NUM 0
98 #define XCHAL_CP0_SA_LIST(s) /* empty */
100 #define XCHAL_CP1_SA_NUM 16
101 #define XCHAL_CP1_SA_LIST(s) \
102 XCHAL_SA_REG(s,0,0,1,0, ae_ovf_sar, 8, 4, 4,0x03F0, ur,240, 7,0,0,0) \
103 XCHAL_SA_REG(s,0,0,1,0, ae_bithead, 4, 4, 4,0x03F1, ur,241, 32,0,0,0) \
104 XCHAL_SA_REG(s,0,0,1,0,ae_ts_fts_bu_bp, 4, 4, 4,0x03F2, ur,242, 16,0,0,0) \
105 XCHAL_SA_REG(s,0,0,1,0, ae_sd_no, 4, 4, 4,0x03F3, ur,243, 28,0,0,0) \
106 XCHAL_SA_REG(s,0,0,2,0, aep0, 8, 8, 8,0x0060, aep,0 , 48,0,0,0) \
107 XCHAL_SA_REG(s,0,0,2,0, aep1, 8, 8, 8,0x0061, aep,1 , 48,0,0,0) \
108 XCHAL_SA_REG(s,0,0,2,0, aep2, 8, 8, 8,0x0062, aep,2 , 48,0,0,0) \
109 XCHAL_SA_REG(s,0,0,2,0, aep3, 8, 8, 8,0x0063, aep,3 , 48,0,0,0) \
110 XCHAL_SA_REG(s,0,0,2,0, aep4, 8, 8, 8,0x0064, aep,4 , 48,0,0,0) \
111 XCHAL_SA_REG(s,0,0,2,0, aep5, 8, 8, 8,0x0065, aep,5 , 48,0,0,0) \
112 XCHAL_SA_REG(s,0,0,2,0, aep6, 8, 8, 8,0x0066, aep,6 , 48,0,0,0) \
113 XCHAL_SA_REG(s,0,0,2,0, aep7, 8, 8, 8,0x0067, aep,7 , 48,0,0,0) \
114 XCHAL_SA_REG(s,0,0,2,0, aeq0, 8, 8, 8,0x0068, aeq,0 , 56,0,0,0) \
115 XCHAL_SA_REG(s,0,0,2,0, aeq1, 8, 8, 8,0x0069, aeq,1 , 56,0,0,0) \
116 XCHAL_SA_REG(s,0,0,2,0, aeq2, 8, 8, 8,0x006A, aeq,2 , 56,0,0,0) \
117 XCHAL_SA_REG(s,0,0,2,0, aeq3, 8, 8, 8,0x006B, aeq,3 , 56,0,0,0)
119 #define XCHAL_CP2_SA_NUM 0
120 #define XCHAL_CP2_SA_LIST(s) /* empty */
122 #define XCHAL_CP3_SA_NUM 0
123 #define XCHAL_CP3_SA_LIST(s) /* empty */
125 #define XCHAL_CP4_SA_NUM 0
126 #define XCHAL_CP4_SA_LIST(s) /* empty */
128 #define XCHAL_CP5_SA_NUM 0
129 #define XCHAL_CP5_SA_LIST(s) /* empty */
131 #define XCHAL_CP6_SA_NUM 0
132 #define XCHAL_CP6_SA_LIST(s) /* empty */
134 #define XCHAL_CP7_SA_NUM 0
135 #define XCHAL_CP7_SA_LIST(s) /* empty */
137 /* Byte length of instruction from its first nibble (op0 field), per FLIX. */
138 #define XCHAL_OP0_FORMAT_LENGTHS 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,8
140 #endif /*_XTENSA_CORE_TIE_H*/