1 // SPDX-License-Identifier: GPL-2.0-only
2 /* Copyright (c) 2009-2013, The Linux Foundation. All rights reserved.
3 * Copyright (c) 2010, Google Inc.
5 * Original authors: Code Aurora Forum
7 * Author: Dima Zavin <dima@android.com>
8 * - Largely rewritten from original to not be an i2c driver.
11 #define pr_fmt(fmt) "%s: " fmt, __func__
13 #include <linux/delay.h>
14 #include <linux/err.h>
16 #include <linux/kernel.h>
17 #include <linux/platform_device.h>
18 #include <linux/slab.h>
19 #include <linux/ssbi.h>
20 #include <linux/module.h>
22 #include <linux/of_device.h>
24 /* SSBI 2.0 controller registers */
25 #define SSBI2_CMD 0x0008
26 #define SSBI2_RD 0x0010
27 #define SSBI2_STATUS 0x0014
28 #define SSBI2_MODE2 0x001C
31 #define SSBI_CMD_RDWRN (1 << 24)
33 /* SSBI_STATUS fields */
34 #define SSBI_STATUS_RD_READY (1 << 2)
35 #define SSBI_STATUS_READY (1 << 1)
36 #define SSBI_STATUS_MCHN_BUSY (1 << 0)
38 /* SSBI_MODE2 fields */
39 #define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
40 #define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7f << SSBI_MODE2_REG_ADDR_15_8_SHFT)
42 #define SET_SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
43 (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
44 SSBI_MODE2_REG_ADDR_15_8_MASK))
46 /* SSBI PMIC Arbiter command registers */
47 #define SSBI_PA_CMD 0x0000
48 #define SSBI_PA_RD_STATUS 0x0004
50 /* SSBI_PA_CMD fields */
51 #define SSBI_PA_CMD_RDWRN (1 << 24)
52 #define SSBI_PA_CMD_ADDR_MASK 0x7fff /* REG_ADDR_7_0, REG_ADDR_8_14*/
54 /* SSBI_PA_RD_STATUS fields */
55 #define SSBI_PA_RD_STATUS_TRANS_DONE (1 << 27)
56 #define SSBI_PA_RD_STATUS_TRANS_DENIED (1 << 26)
58 #define SSBI_TIMEOUT_US 100
60 enum ssbi_controller_type
{
61 MSM_SBI_CTRL_SSBI
= 0,
63 MSM_SBI_CTRL_PMIC_ARBITER
,
70 enum ssbi_controller_type controller_type
;
71 int (*read
)(struct ssbi
*, u16 addr
, u8
*buf
, int len
);
72 int (*write
)(struct ssbi
*, u16 addr
, const u8
*buf
, int len
);
75 static inline u32
ssbi_readl(struct ssbi
*ssbi
, u32 reg
)
77 return readl(ssbi
->base
+ reg
);
80 static inline void ssbi_writel(struct ssbi
*ssbi
, u32 val
, u32 reg
)
82 writel(val
, ssbi
->base
+ reg
);
86 * Via private exchange with one of the original authors, the hardware
87 * should generally finish a transaction in about 5us. The worst
88 * case, is when using the arbiter and both other CPUs have just
89 * started trying to use the SSBI bus will result in a time of about
90 * 20us. It should never take longer than this.
92 * As such, this wait merely spins, with a udelay.
94 static int ssbi_wait_mask(struct ssbi
*ssbi
, u32 set_mask
, u32 clr_mask
)
96 u32 timeout
= SSBI_TIMEOUT_US
;
100 val
= ssbi_readl(ssbi
, SSBI2_STATUS
);
101 if (((val
& set_mask
) == set_mask
) && ((val
& clr_mask
) == 0))
110 ssbi_read_bytes(struct ssbi
*ssbi
, u16 addr
, u8
*buf
, int len
)
112 u32 cmd
= SSBI_CMD_RDWRN
| ((addr
& 0xff) << 16);
115 if (ssbi
->controller_type
== MSM_SBI_CTRL_SSBI2
) {
116 u32 mode2
= ssbi_readl(ssbi
, SSBI2_MODE2
);
117 mode2
= SET_SSBI_MODE2_REG_ADDR_15_8(mode2
, addr
);
118 ssbi_writel(ssbi
, mode2
, SSBI2_MODE2
);
122 ret
= ssbi_wait_mask(ssbi
, SSBI_STATUS_READY
, 0);
126 ssbi_writel(ssbi
, cmd
, SSBI2_CMD
);
127 ret
= ssbi_wait_mask(ssbi
, SSBI_STATUS_RD_READY
, 0);
130 *buf
++ = ssbi_readl(ssbi
, SSBI2_RD
) & 0xff;
139 ssbi_write_bytes(struct ssbi
*ssbi
, u16 addr
, const u8
*buf
, int len
)
143 if (ssbi
->controller_type
== MSM_SBI_CTRL_SSBI2
) {
144 u32 mode2
= ssbi_readl(ssbi
, SSBI2_MODE2
);
145 mode2
= SET_SSBI_MODE2_REG_ADDR_15_8(mode2
, addr
);
146 ssbi_writel(ssbi
, mode2
, SSBI2_MODE2
);
150 ret
= ssbi_wait_mask(ssbi
, SSBI_STATUS_READY
, 0);
154 ssbi_writel(ssbi
, ((addr
& 0xff) << 16) | *buf
, SSBI2_CMD
);
155 ret
= ssbi_wait_mask(ssbi
, 0, SSBI_STATUS_MCHN_BUSY
);
167 * See ssbi_wait_mask for an explanation of the time and the
171 ssbi_pa_transfer(struct ssbi
*ssbi
, u32 cmd
, u8
*data
)
173 u32 timeout
= SSBI_TIMEOUT_US
;
176 ssbi_writel(ssbi
, cmd
, SSBI_PA_CMD
);
179 rd_status
= ssbi_readl(ssbi
, SSBI_PA_RD_STATUS
);
181 if (rd_status
& SSBI_PA_RD_STATUS_TRANS_DENIED
)
184 if (rd_status
& SSBI_PA_RD_STATUS_TRANS_DONE
) {
186 *data
= rd_status
& 0xff;
196 ssbi_pa_read_bytes(struct ssbi
*ssbi
, u16 addr
, u8
*buf
, int len
)
201 cmd
= SSBI_PA_CMD_RDWRN
| (addr
& SSBI_PA_CMD_ADDR_MASK
) << 8;
204 ret
= ssbi_pa_transfer(ssbi
, cmd
, buf
);
216 ssbi_pa_write_bytes(struct ssbi
*ssbi
, u16 addr
, const u8
*buf
, int len
)
222 cmd
= (addr
& SSBI_PA_CMD_ADDR_MASK
) << 8 | *buf
;
223 ret
= ssbi_pa_transfer(ssbi
, cmd
, NULL
);
234 int ssbi_read(struct device
*dev
, u16 addr
, u8
*buf
, int len
)
236 struct ssbi
*ssbi
= dev_get_drvdata(dev
);
240 spin_lock_irqsave(&ssbi
->lock
, flags
);
241 ret
= ssbi
->read(ssbi
, addr
, buf
, len
);
242 spin_unlock_irqrestore(&ssbi
->lock
, flags
);
246 EXPORT_SYMBOL_GPL(ssbi_read
);
248 int ssbi_write(struct device
*dev
, u16 addr
, const u8
*buf
, int len
)
250 struct ssbi
*ssbi
= dev_get_drvdata(dev
);
254 spin_lock_irqsave(&ssbi
->lock
, flags
);
255 ret
= ssbi
->write(ssbi
, addr
, buf
, len
);
256 spin_unlock_irqrestore(&ssbi
->lock
, flags
);
260 EXPORT_SYMBOL_GPL(ssbi_write
);
262 static int ssbi_probe(struct platform_device
*pdev
)
264 struct device_node
*np
= pdev
->dev
.of_node
;
265 struct resource
*mem_res
;
269 ssbi
= devm_kzalloc(&pdev
->dev
, sizeof(*ssbi
), GFP_KERNEL
);
273 mem_res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
274 ssbi
->base
= devm_ioremap_resource(&pdev
->dev
, mem_res
);
275 if (IS_ERR(ssbi
->base
))
276 return PTR_ERR(ssbi
->base
);
278 platform_set_drvdata(pdev
, ssbi
);
280 type
= of_get_property(np
, "qcom,controller-type", NULL
);
282 dev_err(&pdev
->dev
, "Missing qcom,controller-type property\n");
285 dev_info(&pdev
->dev
, "SSBI controller type: '%s'\n", type
);
286 if (strcmp(type
, "ssbi") == 0)
287 ssbi
->controller_type
= MSM_SBI_CTRL_SSBI
;
288 else if (strcmp(type
, "ssbi2") == 0)
289 ssbi
->controller_type
= MSM_SBI_CTRL_SSBI2
;
290 else if (strcmp(type
, "pmic-arbiter") == 0)
291 ssbi
->controller_type
= MSM_SBI_CTRL_PMIC_ARBITER
;
293 dev_err(&pdev
->dev
, "Unknown qcom,controller-type\n");
297 if (ssbi
->controller_type
== MSM_SBI_CTRL_PMIC_ARBITER
) {
298 ssbi
->read
= ssbi_pa_read_bytes
;
299 ssbi
->write
= ssbi_pa_write_bytes
;
301 ssbi
->read
= ssbi_read_bytes
;
302 ssbi
->write
= ssbi_write_bytes
;
305 spin_lock_init(&ssbi
->lock
);
307 return devm_of_platform_populate(&pdev
->dev
);
310 static const struct of_device_id ssbi_match_table
[] = {
311 { .compatible
= "qcom,ssbi" },
314 MODULE_DEVICE_TABLE(of
, ssbi_match_table
);
316 static struct platform_driver ssbi_driver
= {
320 .of_match_table
= ssbi_match_table
,
323 module_platform_driver(ssbi_driver
);
325 MODULE_LICENSE("GPL v2");
326 MODULE_VERSION("1.0");
327 MODULE_ALIAS("platform:ssbi");
328 MODULE_AUTHOR("Dima Zavin <dima@android.com>");