1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2018-2019 Realtek Corporation
5 #ifndef __RTW_REG_DEF_H__
6 #define __RTW_REG_DEF_H__
8 #define REG_SYS_FUNC_EN 0x0002
9 #define BIT_FEN_EN_25_1 BIT(13)
10 #define BIT_FEN_ELDR BIT(12)
11 #define BIT_FEN_CPUEN BIT(2)
12 #define BIT_FEN_BB_GLB_RST BIT(1)
13 #define BIT_FEN_BB_RSTB BIT(0)
14 #define BIT_R_DIS_PRST BIT(6)
15 #define BIT_WLOCK_1C_B6 BIT(5)
16 #define REG_SYS_PW_CTRL 0x0004
17 #define BIT_PFM_WOWL BIT(3)
18 #define REG_SYS_CLK_CTRL 0x0008
19 #define BIT_CPU_CLK_EN BIT(14)
21 #define REG_SYS_CLKR 0x0008
22 #define BIT_ANA8M BIT(1)
23 #define BIT_WAKEPAD_EN BIT(3)
24 #define BIT_LOADER_CLK_EN BIT(5)
26 #define REG_RSV_CTRL 0x001C
27 #define DISABLE_PI 0x3
29 #define BITS_RFC_DIRECT (BIT(31) | BIT(30))
30 #define BIT_WLMCU_IOIF BIT(0)
31 #define REG_RF_CTRL 0x001F
32 #define BIT_RF_SDM_RSTB BIT(2)
33 #define BIT_RF_RSTB BIT(1)
34 #define BIT_RF_EN BIT(0)
36 #define REG_AFE_CTRL1 0x0024
37 #define BIT_MAC_CLK_SEL (BIT(20) | BIT(21))
38 #define REG_EFUSE_CTRL 0x0030
39 #define BIT_EF_FLAG BIT(31)
40 #define BIT_SHIFT_EF_ADDR 8
41 #define BIT_MASK_EF_ADDR 0x3ff
42 #define BIT_MASK_EF_DATA 0xff
43 #define BITS_EF_ADDR (BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR)
46 #define REG_AFE_XTAL_CTRL 0x24
47 #define REG_AFE_PLL_CTRL 0x28
48 #define REG_AFE_CTRL3 0x2c
49 #define BIT_MASK_XTAL 0x00FFF000
50 #define BIT_XTAL_GMP_BIT4 BIT(28)
52 #define REG_LDO_EFUSE_CTRL 0x0034
53 #define BIT_MASK_EFUSE_BANK_SEL (BIT(8) | BIT(9))
55 #define BIT_LDO25_VOLTAGE_V25 0x03
56 #define BIT_MASK_LDO25_VOLTAGE GENMASK(6, 4)
57 #define BIT_SHIFT_LDO25_VOLTAGE 4
58 #define BIT_LDO25_EN BIT(7)
60 #define REG_GPIO_MUXCFG 0x0040
61 #define BIT_FSPI_EN BIT(19)
62 #define BIT_EN_SIC BIT(12)
64 #define BIT_PO_BT_PTA_PINS BIT(9)
65 #define BIT_BT_PTA_EN BIT(5)
66 #define BIT_WLRFE_4_5_EN BIT(2)
68 #define REG_LED_CFG 0x004C
69 #define BIT_LNAON_SEL_EN BIT(26)
70 #define BIT_PAPE_SEL_EN BIT(25)
71 #define BIT_DPDT_WL_SEL BIT(24)
72 #define BIT_DPDT_SEL_EN BIT(23)
73 #define REG_LEDCFG2 0x004E
74 #define REG_PAD_CTRL1 0x0064
75 #define BIT_BT_BTG_SEL BIT(31)
76 #define BIT_PAPE_WLBT_SEL BIT(29)
77 #define BIT_LNAON_WLBT_SEL BIT(28)
78 #define BIT_BTGP_JTAG_EN BIT(24)
79 #define BIT_BTGP_SPI_EN BIT(20)
80 #define BIT_LED1DIS BIT(15)
81 #define BIT_SW_DPDT_SEL_DATA BIT(0)
82 #define REG_WL_BT_PWR_CTRL 0x0068
83 #define BIT_BT_FUNC_EN BIT(18)
84 #define BIT_BT_DIG_CLK_EN BIT(8)
85 #define REG_SYS_SDIO_CTRL 0x0070
86 #define BIT_DBG_GNT_WL_BT BIT(27)
87 #define BIT_LTE_MUX_CTRL_PATH BIT(26)
88 #define REG_HCI_OPT_CTRL 0x0074
89 #define BIT_USB_SUS_DIS BIT(8)
91 #define REG_AFE_CTRL_4 0x0078
92 #define BIT_CK320M_AFE_EN BIT(4)
93 #define BIT_EN_SYN BIT(15)
95 #define REG_LDO_SWR_CTRL 0x007C
98 #define BIT_XTA1 BIT(29)
99 #define BIT_XTA0 BIT(28)
101 #define REG_MCUFW_CTRL 0x0080
102 #define BIT_ANA_PORT_EN BIT(22)
103 #define BIT_MAC_PORT_EN BIT(21)
104 #define BIT_BOOT_FSPI_EN BIT(20)
105 #define BIT_ROM_DLEN BIT(19)
106 #define BIT_ROM_PGE GENMASK(18, 16) /* legacy only */
107 #define BIT_SHIFT_ROM_PGE 16
108 #define BIT_FW_INIT_RDY BIT(15)
109 #define BIT_FW_DW_RDY BIT(14)
110 #define BIT_RPWM_TOGGLE BIT(7)
111 #define BIT_RAM_DL_SEL BIT(7) /* legacy only */
112 #define BIT_DMEM_CHKSUM_OK BIT(6)
113 #define BIT_WINTINI_RDY BIT(6) /* legacy only */
114 #define BIT_DMEM_DW_OK BIT(5)
115 #define BIT_IMEM_CHKSUM_OK BIT(4)
116 #define BIT_IMEM_DW_OK BIT(3)
117 #define BIT_IMEM_BOOT_LOAD_CHECKSUM_OK BIT(2)
118 #define BIT_FWDL_CHK_RPT BIT(2) /* legacy only */
119 #define BIT_MCUFWDL_RDY BIT(1) /* legacy only */
120 #define BIT_MCUFWDL_EN BIT(0)
121 #define BIT_CHECK_SUM_OK (BIT(4) | BIT(6))
122 #define FW_READY (BIT_FW_INIT_RDY | BIT_FW_DW_RDY | \
123 BIT_IMEM_DW_OK | BIT_DMEM_DW_OK | \
125 #define FW_READY_LEGACY (BIT_MCUFWDL_RDY | BIT_FWDL_CHK_RPT | \
126 BIT_WINTINI_RDY | BIT_RAM_DL_SEL)
127 #define FW_READY_MASK 0xffff
129 #define REG_MCU_TST_CFG 0x84
130 #define VAL_FW_TRIGGER 0x1
132 #define REG_EFUSE_ACCESS 0x00CF
133 #define EFUSE_ACCESS_ON 0x69
134 #define EFUSE_ACCESS_OFF 0x00
136 #define REG_WLRF1 0x00EC
137 #define REG_WIFI_BT_INFO 0x00AA
138 #define BIT_BT_INT_EN BIT(15)
139 #define REG_SYS_CFG1 0x00F0
140 #define BIT_RTL_ID BIT(23)
141 #define BIT_LDO BIT(24)
142 #define BIT_RF_TYPE_ID BIT(27)
143 #define BIT_SHIFT_VENDOR_ID 16
144 #define BIT_MASK_VENDOR_ID 0xf
145 #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID)
146 #define BITS_VENDOR_ID (BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID)
147 #define BIT_CLEAR_VENDOR_ID(x) ((x) & (~BITS_VENDOR_ID))
148 #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID)
149 #define BIT_SHIFT_CHIP_VER 12
150 #define BIT_MASK_CHIP_VER 0xf
151 #define BIT_CHIP_VER(x) (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER)
152 #define BITS_CHIP_VER (BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER)
153 #define BIT_CLEAR_CHIP_VER(x) ((x) & (~BITS_CHIP_VER))
154 #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER)
155 #define REG_SYS_STATUS1 0x00F4
156 #define REG_SYS_STATUS2 0x00F8
157 #define REG_SYS_CFG2 0x00FC
158 #define REG_WLRF1 0x00EC
159 #define BIT_WLRF1_BBRF_EN (BIT(24) | BIT(25) | BIT(26))
160 #define REG_CR 0x0100
161 #define BIT_32K_CAL_TMR_EN BIT(10)
162 #define BIT_MAC_SEC_EN BIT(9)
163 #define BIT_ENSWBCN BIT(8)
164 #define BIT_MACRXEN BIT(7)
165 #define BIT_MACTXEN BIT(6)
166 #define BIT_SCHEDULE_EN BIT(5)
167 #define BIT_PROTOCOL_EN BIT(4)
168 #define BIT_RXDMA_EN BIT(3)
169 #define BIT_TXDMA_EN BIT(2)
170 #define BIT_HCI_RXDMA_EN BIT(1)
171 #define BIT_HCI_TXDMA_EN BIT(0)
172 #define MAC_TRX_ENABLE (BIT_HCI_TXDMA_EN | BIT_HCI_RXDMA_EN | BIT_TXDMA_EN | \
173 BIT_RXDMA_EN | BIT_PROTOCOL_EN | BIT_SCHEDULE_EN | \
174 BIT_MACTXEN | BIT_MACRXEN)
175 #define BIT_SHIFT_TXDMA_VOQ_MAP 4
176 #define BIT_MASK_TXDMA_VOQ_MAP 0x3
177 #define BIT_TXDMA_VOQ_MAP(x) \
178 (((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP)
179 #define BIT_SHIFT_TXDMA_VIQ_MAP 6
180 #define BIT_MASK_TXDMA_VIQ_MAP 0x3
181 #define BIT_TXDMA_VIQ_MAP(x) \
182 (((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP)
183 #define REG_TXDMA_PQ_MAP 0x010C
184 #define BIT_SHIFT_TXDMA_BEQ_MAP 8
185 #define BIT_MASK_TXDMA_BEQ_MAP 0x3
186 #define BIT_TXDMA_BEQ_MAP(x) \
187 (((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP)
188 #define BIT_SHIFT_TXDMA_BKQ_MAP 10
189 #define BIT_MASK_TXDMA_BKQ_MAP 0x3
190 #define BIT_TXDMA_BKQ_MAP(x) \
191 (((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP)
192 #define BIT_SHIFT_TXDMA_MGQ_MAP 12
193 #define BIT_MASK_TXDMA_MGQ_MAP 0x3
194 #define BIT_TXDMA_MGQ_MAP(x) \
195 (((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP)
196 #define BIT_SHIFT_TXDMA_HIQ_MAP 14
197 #define BIT_MASK_TXDMA_HIQ_MAP 0x3
198 #define BIT_TXDMA_HIQ_MAP(x) \
199 (((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP)
200 #define BIT_SHIFT_TXSC_40M 4
201 #define BIT_MASK_TXSC_40M 0xf
202 #define BIT_TXSC_40M(x) \
203 (((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M)
204 #define BIT_SHIFT_TXSC_20M 0
205 #define BIT_MASK_TXSC_20M 0xf
206 #define BIT_TXSC_20M(x) \
207 (((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M)
208 #define BIT_SHIFT_MAC_CLK_SEL 20
209 #define MAC_CLK_HW_DEF_80M 0
210 #define MAC_CLK_HW_DEF_40M 1
211 #define MAC_CLK_HW_DEF_20M 2
212 #define MAC_CLK_SPEED 80
214 #define REG_CR 0x0100
215 #define REG_TRXFF_BNDY 0x0114
216 #define REG_RXFF_BNDY 0x011C
217 #define REG_FE1IMR 0x0120
218 #define BIT_FS_RXDONE BIT(16)
219 #define REG_PKTBUF_DBG_CTRL 0x0140
220 #define REG_C2HEVT 0x01A0
221 #define REG_MCUTST_1 0x01C0
222 #define REG_MCUTST_II 0x01C4
223 #define REG_WOWLAN_WAKE_REASON 0x01C7
224 #define REG_HMETFR 0x01CC
225 #define REG_HMEBOX0 0x01D0
226 #define REG_HMEBOX1 0x01D4
227 #define REG_HMEBOX2 0x01D8
228 #define REG_HMEBOX3 0x01DC
229 #define REG_HMEBOX0_EX 0x01F0
230 #define REG_HMEBOX1_EX 0x01F4
231 #define REG_HMEBOX2_EX 0x01F8
232 #define REG_HMEBOX3_EX 0x01FC
234 #define REG_RQPN 0x0200
235 #define BIT_MASK_HPQ 0xff
236 #define BIT_SHIFT_HPQ 0
237 #define BIT_RQPN_HPQ(x) (((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ)
238 #define BIT_MASK_LPQ 0xff
239 #define BIT_SHIFT_LPQ 8
240 #define BIT_RQPN_LPQ(x) (((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ)
241 #define BIT_MASK_PUBQ 0xff
242 #define BIT_SHIFT_PUBQ 16
243 #define BIT_RQPN_PUBQ(x) (((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ)
244 #define BIT_RQPN_HLP(h, l, p) (BIT_LD_RQPN | BIT_RQPN_HPQ(h) | \
245 BIT_RQPN_LPQ(l) | BIT_RQPN_PUBQ(p))
247 #define REG_FIFOPAGE_CTRL_2 0x0204
248 #define BIT_BCN_VALID_V1 BIT(15)
249 #define BIT_MASK_BCN_HEAD_1_V1 0xfff
250 #define REG_AUTO_LLT_V1 0x0208
251 #define BIT_AUTO_INIT_LLT_V1 BIT(0)
252 #define REG_DWBCN0_CTRL 0x0208
253 #define BIT_BCN_VALID BIT(16)
254 #define REG_TXDMA_OFFSET_CHK 0x020C
255 #define BIT_DROP_DATA_EN BIT(9)
256 #define REG_TXDMA_STATUS 0x0210
257 #define BTI_PAGE_OVF BIT(2)
259 #define REG_RQPN_NPQ 0x0214
260 #define BIT_MASK_NPQ 0xff
261 #define BIT_SHIFT_NPQ 0
262 #define BIT_MASK_EPQ 0xff
263 #define BIT_SHIFT_EPQ 16
264 #define BIT_RQPN_NPQ(x) (((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ)
265 #define BIT_RQPN_EPQ(x) (((x) & BIT_MASK_EPQ) << BIT_SHIFT_EPQ)
266 #define BIT_RQPN_NE(n, e) (BIT_RQPN_NPQ(n) | BIT_RQPN_EPQ(e))
268 #define REG_AUTO_LLT 0x0224
269 #define BIT_AUTO_INIT_LLT BIT(16)
270 #define REG_RQPN_CTRL_1 0x0228
271 #define REG_RQPN_CTRL_2 0x022C
272 #define BIT_LD_RQPN BIT(31)
273 #define REG_FIFOPAGE_INFO_1 0x0230
274 #define REG_FIFOPAGE_INFO_2 0x0234
275 #define REG_FIFOPAGE_INFO_3 0x0238
276 #define REG_FIFOPAGE_INFO_4 0x023C
277 #define REG_FIFOPAGE_INFO_5 0x0240
278 #define REG_H2C_HEAD 0x0244
279 #define REG_H2C_TAIL 0x0248
280 #define REG_H2C_READ_ADDR 0x024C
281 #define REG_H2C_INFO 0x0254
282 #define REG_RXPKT_NUM 0x0284
283 #define BIT_RXDMA_REQ BIT(19)
284 #define BIT_RW_RELEASE BIT(18)
285 #define BIT_RXDMA_IDLE BIT(17)
286 #define REG_RXPKTNUM 0x02B0
288 #define REG_INT_MIG 0x0304
289 #define REG_HCI_MIX_CFG 0x03FC
290 #define BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK BIT(26)
292 #define REG_BCNQ_INFO 0x0418
293 #define BIT_MGQ_CPU_EMPTY BIT(24)
294 #define REG_FWHW_TXQ_CTRL 0x0420
295 #define BIT_EN_BCNQ_DL BIT(22)
296 #define BIT_EN_WR_FREE_TAIL BIT(20)
297 #define REG_HWSEQ_CTRL 0x0423
299 #define REG_BCNQ_BDNY_V1 0x0424
300 #define REG_BCNQ_BDNY 0x0424
301 #define REG_MGQ_BDNY 0x0425
302 #define REG_LIFETIME_EN 0x0426
303 #define BIT_BA_PARSER_EN BIT(5)
304 #define REG_SPEC_SIFS 0x0428
305 #define REG_RETRY_LIMIT 0x042a
306 #define REG_DARFRC 0x0430
307 #define REG_DARFRCH 0x0434
308 #define REG_RARFRCH 0x043C
309 #define REG_ARFR0 0x0444
310 #define REG_ARFRH0 0x0448
311 #define REG_ARFR1_V1 0x044C
312 #define REG_ARFRH1_V1 0x0450
313 #define REG_CCK_CHECK 0x0454
314 #define BIT_CHECK_CCK_EN BIT(7)
315 #define REG_AMPDU_MAX_TIME_V1 0x0455
316 #define REG_BCNQ1_BDNY_V1 0x0456
317 #define REG_AMPDU_MAX_TIME 0x0456
318 #define REG_WMAC_LBK_BF_HD 0x045D
319 #define REG_TX_HANG_CTRL 0x045E
320 #define BIT_EN_GNT_BT_AWAKE BIT(3)
321 #define BIT_EN_EOF_V1 BIT(2)
322 #define REG_DATA_SC 0x0483
323 #define REG_ARFR4 0x049C
324 #define BIT_WL_RFK BIT(0)
325 #define REG_ARFRH4 0x04A0
326 #define REG_ARFR5 0x04A4
327 #define REG_ARFRH5 0x04A8
328 #define REG_SW_AMPDU_BURST_MODE_CTRL 0x04BC
329 #define BIT_PRE_TX_CMD BIT(6)
330 #define REG_QUEUE_CTRL 0x04C6
331 #define BIT_PTA_WL_TX_EN BIT(4)
332 #define BIT_PTA_EDCCA_EN BIT(5)
333 #define REG_SINGLE_AMPDU_CTRL 0x04C7
334 #define BIT_EN_SINGLE_APMDU BIT(7)
335 #define REG_PROT_MODE_CTRL 0x04C8
336 #define REG_MAX_AGGR_NUM 0x04CA
337 #define REG_BAR_MODE_CTRL 0x04CC
338 #define REG_PRECNT_CTRL 0x04E5
339 #define BIT_BTCCA_CTRL (BIT(0) | BIT(1))
340 #define BIT_EN_PRECNT BIT(11)
341 #define REG_DUMMY_PAGE4_V1 0x04FC
343 #define REG_EDCA_VO_PARAM 0x0500
344 #define REG_EDCA_VI_PARAM 0x0504
345 #define REG_EDCA_BE_PARAM 0x0508
346 #define REG_EDCA_BK_PARAM 0x050C
347 #define BIT_MASK_TXOP_LMT GENMASK(26, 16)
348 #define BIT_MASK_CWMAX GENMASK(15, 12)
349 #define BIT_MASK_CWMIN GENMASK(11, 8)
350 #define BIT_MASK_AIFS GENMASK(7, 0)
351 #define REG_PIFS 0x0512
352 #define REG_SIFS 0x0514
353 #define BIT_SHIFT_SIFS_OFDM_CTX 8
354 #define BIT_SHIFT_SIFS_CCK_TRX 16
355 #define BIT_SHIFT_SIFS_OFDM_TRX 24
356 #define REG_AGGR_BREAK_TIME 0x051A
357 #define REG_SLOT 0x051B
358 #define REG_TX_PTCL_CTRL 0x0520
359 #define BIT_SIFS_BK_EN BIT(12)
360 #define REG_TXPAUSE 0x0522
361 #define REG_RD_CTRL 0x0524
362 #define BIT_DIS_TXOP_CFE BIT(10)
363 #define BIT_DIS_LSIG_CFE BIT(9)
364 #define BIT_DIS_STBC_CFE BIT(8)
365 #define REG_TBTT_PROHIBIT 0x0540
366 #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8
367 #define REG_RD_NAV_NXT 0x0544
368 #define REG_NAV_PROT_LEN 0x0546
369 #define REG_BCN_CTRL 0x0550
370 #define BIT_DIS_TSF_UDT BIT(4)
371 #define BIT_EN_BCN_FUNCTION BIT(3)
372 #define BIT_EN_TXBCN_RPT BIT(2)
373 #define REG_BCN_CTRL_CLINT0 0x0551
374 #define REG_DRVERLYINT 0x0558
375 #define REG_BCNDMATIM 0x0559
376 #define REG_ATIMWND 0x055A
377 #define REG_USTIME_TSF 0x055C
378 #define REG_BCN_MAX_ERR 0x055D
379 #define REG_RXTSF_OFFSET_CCK 0x055E
380 #define REG_MISC_CTRL 0x0577
381 #define BIT_EN_FREE_CNT BIT(3)
382 #define BIT_DIS_SECOND_CCA (BIT(0) | BIT(1))
383 #define REG_HIQ_NO_LMT_EN 0x5A7
384 #define BIT_HIQ_NO_LMT_EN_ROOT BIT(0)
385 #define REG_TIMER0_SRC_SEL 0x05B4
386 #define BIT_TSFT_SEL_TIMER0 (BIT(4) | BIT(5) | BIT(6))
388 #define REG_TCR 0x0604
389 #define BIT_PWRMGT_HWDATA_EN BIT(7)
390 #define REG_RCR 0x0608
391 #define BIT_APP_FCS BIT(31)
392 #define BIT_APP_MIC BIT(30)
393 #define BIT_APP_ICV BIT(29)
394 #define BIT_APP_PHYSTS BIT(28)
395 #define BIT_APP_BASSN BIT(27)
396 #define BIT_VHT_DACK BIT(26)
397 #define BIT_TCPOFLD_EN BIT(25)
398 #define BIT_ENMBID BIT(24)
399 #define BIT_LSIGEN BIT(23)
400 #define BIT_MFBEN BIT(22)
401 #define BIT_DISCHKPPDLLEN BIT(21)
402 #define BIT_PKTCTL_DLEN BIT(20)
403 #define BIT_TIM_PARSER_EN BIT(18)
404 #define BIT_BC_MD_EN BIT(17)
405 #define BIT_UC_MD_EN BIT(16)
406 #define BIT_RXSK_PERPKT BIT(15)
407 #define BIT_HTC_LOC_CTRL BIT(14)
408 #define BIT_RPFM_CAM_ENABLE BIT(12)
409 #define BIT_TA_BCN BIT(11)
410 #define BIT_RCR_ADF BIT(11)
411 #define BIT_DISDECMYPKT BIT(10)
412 #define BIT_AICV BIT(9)
413 #define BIT_ACRC32 BIT(8)
414 #define BIT_CBSSID_BCN BIT(7)
415 #define BIT_CBSSID_DATA BIT(6)
416 #define BIT_APWRMGT BIT(5)
417 #define BIT_ADD3 BIT(4)
418 #define BIT_AB BIT(3)
419 #define BIT_AM BIT(2)
420 #define BIT_APM BIT(1)
421 #define BIT_AAP BIT(0)
422 #define REG_RX_PKT_LIMIT 0x060C
423 #define REG_RX_DRVINFO_SZ 0x060F
424 #define BIT_APP_PHYSTS BIT(28)
425 #define REG_MAR 0x0620
426 #define REG_USTIME_EDCA 0x0638
427 #define REG_ACKTO_CCK 0x0639
428 #define REG_MAC_SPEC_SIFS 0x063A
429 #define REG_RESP_SIFS_CCK 0x063C
430 #define REG_RESP_SIFS_OFDM 0x063E
431 #define REG_ACKTO 0x0640
432 #define REG_EIFS 0x0642
433 #define REG_NAV_CTRL 0x0650
434 #define REG_WMAC_TRXPTCL_CTL 0x0668
435 #define BIT_RFMOD (BIT(7) | BIT(8))
436 #define BIT_RFMOD_80M BIT(8)
437 #define BIT_RFMOD_40M BIT(7)
438 #define REG_WMAC_TRXPTCL_CTL_H 0x066C
439 #define REG_WKFMCAM_CMD 0x0698
440 #define BIT_WKFCAM_POLLING_V1 BIT(31)
441 #define BIT_WKFCAM_CLR_V1 BIT(30)
442 #define BIT_WKFCAM_WE BIT(16)
443 #define BIT_SHIFT_WKFCAM_ADDR_V2 8
444 #define BIT_MASK_WKFCAM_ADDR_V2 0xff
445 #define BIT_WKFCAM_ADDR_V2(x) \
446 (((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2)
447 #define REG_WKFMCAM_RWD 0x069C
448 #define BIT_WKFMCAM_VALID BIT(31)
449 #define BIT_WKFMCAM_BC BIT(26)
450 #define BIT_WKFMCAM_MC BIT(25)
451 #define BIT_WKFMCAM_UC BIT(24)
453 #define REG_RXFLTMAP0 0x06A0
454 #define REG_RXFLTMAP1 0x06A2
455 #define REG_RXFLTMAP2 0x06A4
456 #define REG_RXFLTMAP4 0x068A
457 #define REG_BT_COEX_TABLE0 0x06C0
458 #define REG_BT_COEX_TABLE1 0x06C4
459 #define REG_BT_COEX_BRK_TABLE 0x06C8
460 #define REG_BT_COEX_TABLE_H 0x06CC
461 #define REG_BT_COEX_TABLE_H1 0x06CD
462 #define REG_BT_COEX_TABLE_H2 0x06CE
463 #define REG_BT_COEX_TABLE_H3 0x06CF
464 #define REG_BBPSF_CTRL 0x06DC
466 #define REG_BT_COEX_V2 0x0762
467 #define BIT_GNT_BT_POLARITY BIT(12)
468 #define BIT_LTE_COEX_EN BIT(7)
469 #define REG_BT_COEX_ENH_INTR_CTRL 0x76E
470 #define BIT_R_GRANTALL_WLMASK BIT(3)
471 #define BIT_STATIS_BT_EN BIT(2)
472 #define REG_BT_ACT_STATISTICS 0x0770
473 #define REG_BT_ACT_STATISTICS_1 0x0774
474 #define REG_BT_STAT_CTRL 0x0778
475 #define REG_BT_TDMA_TIME 0x0790
476 #define BIT_MASK_SAMPLE_RATE GENMASK(5, 0)
477 #define REG_LTR_IDLE_LATENCY 0x0798
478 #define REG_LTR_ACTIVE_LATENCY 0x079C
479 #define REG_LTR_CTRL_BASIC 0x07A4
480 #define REG_WMAC_OPTION_FUNCTION 0x07D0
481 #define REG_WMAC_OPTION_FUNCTION_1 0x07D4
483 #define REG_FPGA0_RFMOD 0x0800
484 #define BIT_CCKEN BIT(24)
485 #define BIT_OFDMEN BIT(25)
486 #define REG_RX_GAIN_EN 0x081c
488 #define REG_RFE_CTRL_E 0x0974
489 #define REG_2ND_CCA_CTRL 0x0976
491 #define REG_CCK0_FAREPORT 0xa2c
492 #define BIT_CCK0_2RX BIT(18)
493 #define BIT_CCK0_MRC BIT(22)
495 #define REG_DIS_DPD 0x0a70
496 #define DIS_DPD_MASK GENMASK(9, 0)
497 #define DIS_DPD_RATE6M BIT(0)
498 #define DIS_DPD_RATE9M BIT(1)
499 #define DIS_DPD_RATEMCS0 BIT(2)
500 #define DIS_DPD_RATEMCS1 BIT(3)
501 #define DIS_DPD_RATEMCS8 BIT(4)
502 #define DIS_DPD_RATEMCS9 BIT(5)
503 #define DIS_DPD_RATEVHT1SS_MCS0 BIT(6)
504 #define DIS_DPD_RATEVHT1SS_MCS1 BIT(7)
505 #define DIS_DPD_RATEVHT2SS_MCS0 BIT(8)
506 #define DIS_DPD_RATEVHT2SS_MCS1 BIT(9)
507 #define DIS_DPD_RATEALL GENMASK(9, 0)
509 #define REG_RFE_CTRL8 0x0cb4
510 #define BIT_MASK_RFE_SEL89 GENMASK(7, 0)
511 #define REG_RFE_INV8 0x0cbd
512 #define BIT_MASK_RFE_INV89 GENMASK(1, 0)
513 #define REG_RFE_INV16 0x0cbe
514 #define BIT_RFE_BUF_EN BIT(3)
516 #define REG_ANAPAR_XTAL_0 0x1040
517 #define REG_CPU_DMEM_CON 0x1080
518 #define BIT_WL_PLATFORM_RST BIT(16)
519 #define BIT_WL_SECURITY_CLK BIT(15)
520 #define BIT_DDMA_EN BIT(8)
522 #define REG_H2C_PKT_READADDR 0x10D0
523 #define REG_H2C_PKT_WRITEADDR 0x10D4
524 #define REG_FW_DBG7 0x10FC
525 #define FW_KEY_MASK 0xffffff00
527 #define REG_CR_EXT 0x1100
529 #define REG_DDMA_CH0SA 0x1200
530 #define REG_DDMA_CH0DA 0x1204
531 #define REG_DDMA_CH0CTRL 0x1208
532 #define BIT_DDMACH0_OWN BIT(31)
533 #define BIT_DDMACH0_CHKSUM_EN BIT(29)
534 #define BIT_DDMACH0_CHKSUM_STS BIT(27)
535 #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25)
536 #define BIT_DDMACH0_CHKSUM_CONT BIT(24)
537 #define BIT_MASK_DDMACH0_DLEN 0x3ffff
539 #define REG_H2CQ_CSR 0x1330
540 #define BIT_H2CQ_FULL BIT(31)
541 #define REG_FAST_EDCA_VOVI_SETTING 0x1448
542 #define REG_FAST_EDCA_BEBK_SETTING 0x144C
544 #define REG_RXPSF_CTRL 0x1610
545 #define BIT_RXGCK_FIFOTHR_EN BIT(28)
547 #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26
548 #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3
549 #define BIT_RXGCK_VHT_FIFOTHR(x) \
550 (((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
551 #define BITS_RXGCK_VHT_FIFOTHR \
552 (BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
554 #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24
555 #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3
556 #define BIT_RXGCK_HT_FIFOTHR(x) \
557 (((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR)
558 #define BITS_RXGCK_HT_FIFOTHR \
559 (BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR)
561 #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22
562 #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3
563 #define BIT_RXGCK_OFDM_FIFOTHR(x) \
564 (((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
565 #define BITS_RXGCK_OFDM_FIFOTHR \
566 (BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
568 #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20
569 #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3
570 #define BIT_RXGCK_CCK_FIFOTHR(x) \
571 (((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
572 #define BITS_RXGCK_CCK_FIFOTHR \
573 (BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
575 #define BIT_RXGCK_OFDMCCA_EN BIT(16)
577 #define BIT_SHIFT_RXPSF_PKTLENTHR 13
578 #define BIT_MASK_RXPSF_PKTLENTHR 0x7
579 #define BIT_RXPSF_PKTLENTHR(x) \
580 (((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR)
581 #define BITS_RXPSF_PKTLENTHR \
582 (BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR)
583 #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR))
584 #define BIT_SET_RXPSF_PKTLENTHR(x, v) \
585 (BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v))
587 #define BIT_RXPSF_CTRLEN BIT(12)
588 #define BIT_RXPSF_VHTCHKEN BIT(11)
589 #define BIT_RXPSF_HTCHKEN BIT(10)
590 #define BIT_RXPSF_OFDMCHKEN BIT(9)
591 #define BIT_RXPSF_CCKCHKEN BIT(8)
592 #define BIT_RXPSF_OFDMRST BIT(7)
593 #define BIT_RXPSF_CCKRST BIT(6)
594 #define BIT_RXPSF_MHCHKEN BIT(5)
595 #define BIT_RXPSF_CONT_ERRCHKEN BIT(4)
596 #define BIT_RXPSF_ALL_ERRCHKEN BIT(3)
598 #define BIT_SHIFT_RXPSF_ERRTHR 0
599 #define BIT_MASK_RXPSF_ERRTHR 0x7
600 #define BIT_RXPSF_ERRTHR(x) \
601 (((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR)
602 #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR)
603 #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR))
604 #define BIT_GET_RXPSF_ERRTHR(x) \
605 (((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR)
606 #define BIT_SET_RXPSF_ERRTHR(x, v) \
607 (BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v))
609 #define REG_RXPSF_TYPE_CTRL 0x1614
610 #define REG_GENERAL_OPTION 0x1664
611 #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9)
613 #define REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 0x1700
614 #define REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 0x1704
615 #define REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 0x1708
616 #define LTECOEX_READY BIT(29)
617 #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1
618 #define LTECOEX_WRITE_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1
619 #define LTECOEX_READ_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1
621 #define REG_IGN_GNT_BT1 0x1860
623 #define REG_RFESEL_CTRL 0x1990
625 #define REG_NOMASK_TXBT 0x1ca7
626 #define REG_ANAPAR 0x1c30
627 #define BIT_ANAPAR_BTPS BIT(22)
628 #define REG_RSTB_SEL 0x1c38
629 #define BIT_DAC_OFF_ENABLE BIT(4)
630 #define BIT_PI_IGNORE_GNT_BT BIT(3)
631 #define BIT_NOMASK_TXBT_ENABLE BIT(3)
633 #define REG_HRCV_MSG 0x1cf
635 #define REG_IGN_GNTBT4 0x4160
638 #define RF_MODOPT 0x01
639 #define RF_WLINT 0x01
640 #define RF_WLSEL 0x02
641 #define RF_DTXLOK 0x08
642 #define RF_CFGCH 0x18
644 #define RF_LUTWA 0x33
645 #define RF_LUTWD1 0x3e
646 #define RF_LUTWD0 0x3f
647 #define RF_T_METER 0x42
648 #define RF_BSPAD 0x54
649 #define RF_GAINTX 0x56
650 #define RF_TXATANK 0x64
651 #define RF_TRXIQ 0x66
652 #define RF_RXIQGEN 0x8d
653 #define RF_XTALX2 0xb8
654 #define RF_MALSEL 0xbe
656 #define RF_TXADBG 0xde
657 #define RF_LUTDBG 0xdf
658 #define RF_LUTWE2 0xee
659 #define RF_LUTWE 0xef
661 #define LTE_COEX_CTRL 0x38
662 #define LTE_WL_TRX_CTRL 0xa0
663 #define LTE_BT_TRX_CTRL 0xa4