1 // SPDX-License-Identifier: GPL-2.0-only
3 * AMD ALSA SoC PCM Driver for ACP 2.x
5 * Copyright 2014-2015 Advanced Micro Devices, Inc.
8 #include <linux/module.h>
9 #include <linux/delay.h>
11 #include <linux/iopoll.h>
12 #include <linux/sizes.h>
13 #include <linux/pm_runtime.h>
15 #include <sound/soc.h>
16 #include <drm/amd_asic_type.h>
19 #define DRV_NAME "acp_audio_dma"
21 #define PLAYBACK_MIN_NUM_PERIODS 2
22 #define PLAYBACK_MAX_NUM_PERIODS 2
23 #define PLAYBACK_MAX_PERIOD_SIZE 16384
24 #define PLAYBACK_MIN_PERIOD_SIZE 1024
25 #define CAPTURE_MIN_NUM_PERIODS 2
26 #define CAPTURE_MAX_NUM_PERIODS 2
27 #define CAPTURE_MAX_PERIOD_SIZE 16384
28 #define CAPTURE_MIN_PERIOD_SIZE 1024
30 #define MAX_BUFFER (PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
31 #define MIN_BUFFER MAX_BUFFER
33 #define ST_PLAYBACK_MAX_PERIOD_SIZE 4096
34 #define ST_CAPTURE_MAX_PERIOD_SIZE ST_PLAYBACK_MAX_PERIOD_SIZE
35 #define ST_MAX_BUFFER (ST_PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
36 #define ST_MIN_BUFFER ST_MAX_BUFFER
38 #define DRV_NAME "acp_audio_dma"
39 bool bt_uart_enable
= true;
40 EXPORT_SYMBOL(bt_uart_enable
);
42 static const struct snd_pcm_hardware acp_pcm_hardware_playback
= {
43 .info
= SNDRV_PCM_INFO_INTERLEAVED
|
44 SNDRV_PCM_INFO_BLOCK_TRANSFER
| SNDRV_PCM_INFO_MMAP
|
45 SNDRV_PCM_INFO_MMAP_VALID
| SNDRV_PCM_INFO_BATCH
|
46 SNDRV_PCM_INFO_PAUSE
| SNDRV_PCM_INFO_RESUME
,
47 .formats
= SNDRV_PCM_FMTBIT_S16_LE
|
48 SNDRV_PCM_FMTBIT_S24_LE
| SNDRV_PCM_FMTBIT_S32_LE
,
51 .rates
= SNDRV_PCM_RATE_8000_96000
,
54 .buffer_bytes_max
= PLAYBACK_MAX_NUM_PERIODS
* PLAYBACK_MAX_PERIOD_SIZE
,
55 .period_bytes_min
= PLAYBACK_MIN_PERIOD_SIZE
,
56 .period_bytes_max
= PLAYBACK_MAX_PERIOD_SIZE
,
57 .periods_min
= PLAYBACK_MIN_NUM_PERIODS
,
58 .periods_max
= PLAYBACK_MAX_NUM_PERIODS
,
61 static const struct snd_pcm_hardware acp_pcm_hardware_capture
= {
62 .info
= SNDRV_PCM_INFO_INTERLEAVED
|
63 SNDRV_PCM_INFO_BLOCK_TRANSFER
| SNDRV_PCM_INFO_MMAP
|
64 SNDRV_PCM_INFO_MMAP_VALID
| SNDRV_PCM_INFO_BATCH
|
65 SNDRV_PCM_INFO_PAUSE
| SNDRV_PCM_INFO_RESUME
,
66 .formats
= SNDRV_PCM_FMTBIT_S16_LE
|
67 SNDRV_PCM_FMTBIT_S24_LE
| SNDRV_PCM_FMTBIT_S32_LE
,
70 .rates
= SNDRV_PCM_RATE_8000_48000
,
73 .buffer_bytes_max
= CAPTURE_MAX_NUM_PERIODS
* CAPTURE_MAX_PERIOD_SIZE
,
74 .period_bytes_min
= CAPTURE_MIN_PERIOD_SIZE
,
75 .period_bytes_max
= CAPTURE_MAX_PERIOD_SIZE
,
76 .periods_min
= CAPTURE_MIN_NUM_PERIODS
,
77 .periods_max
= CAPTURE_MAX_NUM_PERIODS
,
80 static const struct snd_pcm_hardware acp_st_pcm_hardware_playback
= {
81 .info
= SNDRV_PCM_INFO_INTERLEAVED
|
82 SNDRV_PCM_INFO_BLOCK_TRANSFER
| SNDRV_PCM_INFO_MMAP
|
83 SNDRV_PCM_INFO_MMAP_VALID
| SNDRV_PCM_INFO_BATCH
|
84 SNDRV_PCM_INFO_PAUSE
| SNDRV_PCM_INFO_RESUME
,
85 .formats
= SNDRV_PCM_FMTBIT_S16_LE
|
86 SNDRV_PCM_FMTBIT_S24_LE
| SNDRV_PCM_FMTBIT_S32_LE
,
89 .rates
= SNDRV_PCM_RATE_8000_96000
,
92 .buffer_bytes_max
= ST_MAX_BUFFER
,
93 .period_bytes_min
= PLAYBACK_MIN_PERIOD_SIZE
,
94 .period_bytes_max
= ST_PLAYBACK_MAX_PERIOD_SIZE
,
95 .periods_min
= PLAYBACK_MIN_NUM_PERIODS
,
96 .periods_max
= PLAYBACK_MAX_NUM_PERIODS
,
99 static const struct snd_pcm_hardware acp_st_pcm_hardware_capture
= {
100 .info
= SNDRV_PCM_INFO_INTERLEAVED
|
101 SNDRV_PCM_INFO_BLOCK_TRANSFER
| SNDRV_PCM_INFO_MMAP
|
102 SNDRV_PCM_INFO_MMAP_VALID
| SNDRV_PCM_INFO_BATCH
|
103 SNDRV_PCM_INFO_PAUSE
| SNDRV_PCM_INFO_RESUME
,
104 .formats
= SNDRV_PCM_FMTBIT_S16_LE
|
105 SNDRV_PCM_FMTBIT_S24_LE
| SNDRV_PCM_FMTBIT_S32_LE
,
108 .rates
= SNDRV_PCM_RATE_8000_48000
,
111 .buffer_bytes_max
= ST_MAX_BUFFER
,
112 .period_bytes_min
= CAPTURE_MIN_PERIOD_SIZE
,
113 .period_bytes_max
= ST_CAPTURE_MAX_PERIOD_SIZE
,
114 .periods_min
= CAPTURE_MIN_NUM_PERIODS
,
115 .periods_max
= CAPTURE_MAX_NUM_PERIODS
,
118 static u32
acp_reg_read(void __iomem
*acp_mmio
, u32 reg
)
120 return readl(acp_mmio
+ (reg
* 4));
123 static void acp_reg_write(u32 val
, void __iomem
*acp_mmio
, u32 reg
)
125 writel(val
, acp_mmio
+ (reg
* 4));
129 * Configure a given dma channel parameters - enable/disable,
130 * number of descriptors, priority
132 static void config_acp_dma_channel(void __iomem
*acp_mmio
, u8 ch_num
,
133 u16 dscr_strt_idx
, u16 num_dscrs
,
134 enum acp_dma_priority_level priority_level
)
138 /* disable the channel run field */
139 dma_ctrl
= acp_reg_read(acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
140 dma_ctrl
&= ~ACP_DMA_CNTL_0__DMAChRun_MASK
;
141 acp_reg_write(dma_ctrl
, acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
143 /* program a DMA channel with first descriptor to be processed. */
144 acp_reg_write((ACP_DMA_DSCR_STRT_IDX_0__DMAChDscrStrtIdx_MASK
146 acp_mmio
, mmACP_DMA_DSCR_STRT_IDX_0
+ ch_num
);
149 * program a DMA channel with the number of descriptors to be
150 * processed in the transfer
152 acp_reg_write(ACP_DMA_DSCR_CNT_0__DMAChDscrCnt_MASK
& num_dscrs
,
153 acp_mmio
, mmACP_DMA_DSCR_CNT_0
+ ch_num
);
155 /* set DMA channel priority */
156 acp_reg_write(priority_level
, acp_mmio
, mmACP_DMA_PRIO_0
+ ch_num
);
159 /* Initialize a dma descriptor in SRAM based on descritor information passed */
160 static void config_dma_descriptor_in_sram(void __iomem
*acp_mmio
,
162 acp_dma_dscr_transfer_t
*descr_info
)
166 sram_offset
= (descr_idx
* sizeof(acp_dma_dscr_transfer_t
));
168 /* program the source base address. */
169 acp_reg_write(sram_offset
, acp_mmio
, mmACP_SRBM_Targ_Idx_Addr
);
170 acp_reg_write(descr_info
->src
, acp_mmio
, mmACP_SRBM_Targ_Idx_Data
);
171 /* program the destination base address. */
172 acp_reg_write(sram_offset
+ 4, acp_mmio
, mmACP_SRBM_Targ_Idx_Addr
);
173 acp_reg_write(descr_info
->dest
, acp_mmio
, mmACP_SRBM_Targ_Idx_Data
);
175 /* program the number of bytes to be transferred for this descriptor. */
176 acp_reg_write(sram_offset
+ 8, acp_mmio
, mmACP_SRBM_Targ_Idx_Addr
);
177 acp_reg_write(descr_info
->xfer_val
, acp_mmio
, mmACP_SRBM_Targ_Idx_Data
);
180 static void pre_config_reset(void __iomem
*acp_mmio
, u16 ch_num
)
185 /* clear the reset bit */
186 dma_ctrl
= acp_reg_read(acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
187 dma_ctrl
&= ~ACP_DMA_CNTL_0__DMAChRst_MASK
;
188 acp_reg_write(dma_ctrl
, acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
189 /* check the reset bit before programming configuration registers */
190 ret
= readl_poll_timeout(acp_mmio
+ ((mmACP_DMA_CNTL_0
+ ch_num
) * 4),
192 !(dma_ctrl
& ACP_DMA_CNTL_0__DMAChRst_MASK
),
193 100, ACP_DMA_RESET_TIME
);
195 pr_err("Failed to clear reset of channel : %d\n", ch_num
);
199 * Initialize the DMA descriptor information for transfer between
200 * system memory <-> ACP SRAM
202 static void set_acp_sysmem_dma_descriptors(void __iomem
*acp_mmio
,
203 u32 size
, int direction
,
204 u32 pte_offset
, u16 ch
,
205 u32 sram_bank
, u16 dma_dscr_idx
,
209 acp_dma_dscr_transfer_t dmadscr
[NUM_DSCRS_PER_CHANNEL
];
211 for (i
= 0; i
< NUM_DSCRS_PER_CHANNEL
; i
++) {
212 dmadscr
[i
].xfer_val
= 0;
213 if (direction
== SNDRV_PCM_STREAM_PLAYBACK
) {
214 dma_dscr_idx
= dma_dscr_idx
+ i
;
215 dmadscr
[i
].dest
= sram_bank
+ (i
* (size
/ 2));
216 dmadscr
[i
].src
= ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS
217 + (pte_offset
* SZ_4K
) + (i
* (size
/ 2));
220 dmadscr
[i
].xfer_val
|=
221 (ACP_DMA_ATTR_DAGB_GARLIC_TO_SHAREDMEM
<< 16) |
225 dmadscr
[i
].xfer_val
|=
226 (ACP_DMA_ATTR_DAGB_ONION_TO_SHAREDMEM
<< 16) |
230 dma_dscr_idx
= dma_dscr_idx
+ i
;
231 dmadscr
[i
].src
= sram_bank
+ (i
* (size
/ 2));
233 ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS
+
234 (pte_offset
* SZ_4K
) + (i
* (size
/ 2));
237 dmadscr
[i
].xfer_val
|=
238 (ACP_DMA_ATTR_SHARED_MEM_TO_DAGB_GARLIC
<< 16) |
242 dmadscr
[i
].xfer_val
|=
243 (ACP_DMA_ATTR_SHAREDMEM_TO_DAGB_ONION
<< 16) |
247 config_dma_descriptor_in_sram(acp_mmio
, dma_dscr_idx
,
250 pre_config_reset(acp_mmio
, ch
);
251 config_acp_dma_channel(acp_mmio
, ch
,
253 NUM_DSCRS_PER_CHANNEL
,
254 ACP_DMA_PRIORITY_LEVEL_NORMAL
);
258 * Initialize the DMA descriptor information for transfer between
261 static void set_acp_to_i2s_dma_descriptors(void __iomem
*acp_mmio
, u32 size
,
262 int direction
, u32 sram_bank
,
263 u16 destination
, u16 ch
,
264 u16 dma_dscr_idx
, u32 asic_type
)
267 acp_dma_dscr_transfer_t dmadscr
[NUM_DSCRS_PER_CHANNEL
];
269 for (i
= 0; i
< NUM_DSCRS_PER_CHANNEL
; i
++) {
270 dmadscr
[i
].xfer_val
= 0;
271 if (direction
== SNDRV_PCM_STREAM_PLAYBACK
) {
272 dma_dscr_idx
= dma_dscr_idx
+ i
;
273 dmadscr
[i
].src
= sram_bank
+ (i
* (size
/ 2));
274 /* dmadscr[i].dest is unused by hardware. */
276 dmadscr
[i
].xfer_val
|= BIT(22) | (destination
<< 16) |
279 dma_dscr_idx
= dma_dscr_idx
+ i
;
280 /* dmadscr[i].src is unused by hardware. */
283 sram_bank
+ (i
* (size
/ 2));
284 dmadscr
[i
].xfer_val
|= BIT(22) |
285 (destination
<< 16) | (size
/ 2);
287 config_dma_descriptor_in_sram(acp_mmio
, dma_dscr_idx
,
290 pre_config_reset(acp_mmio
, ch
);
291 /* Configure the DMA channel with the above descriptore */
292 config_acp_dma_channel(acp_mmio
, ch
, dma_dscr_idx
- 1,
293 NUM_DSCRS_PER_CHANNEL
,
294 ACP_DMA_PRIORITY_LEVEL_NORMAL
);
297 /* Create page table entries in ACP SRAM for the allocated memory */
298 static void acp_pte_config(void __iomem
*acp_mmio
, dma_addr_t addr
,
299 u16 num_of_pages
, u32 pte_offset
)
306 offset
= ACP_DAGB_GRP_SRBM_SRAM_BASE_OFFSET
+ (pte_offset
* 8);
307 for (page_idx
= 0; page_idx
< (num_of_pages
); page_idx
++) {
308 /* Load the low address of page int ACP SRAM through SRBM */
309 acp_reg_write((offset
+ (page_idx
* 8)),
310 acp_mmio
, mmACP_SRBM_Targ_Idx_Addr
);
312 low
= lower_32_bits(addr
);
313 high
= upper_32_bits(addr
);
315 acp_reg_write(low
, acp_mmio
, mmACP_SRBM_Targ_Idx_Data
);
317 /* Load the High address of page int ACP SRAM through SRBM */
318 acp_reg_write((offset
+ (page_idx
* 8) + 4),
319 acp_mmio
, mmACP_SRBM_Targ_Idx_Addr
);
321 /* page enable in ACP */
323 acp_reg_write(high
, acp_mmio
, mmACP_SRBM_Targ_Idx_Data
);
325 /* Move to next physically contiguos page */
330 static void config_acp_dma(void __iomem
*acp_mmio
,
331 struct audio_substream_data
*rtd
,
334 u16 ch_acp_sysmem
, ch_acp_i2s
;
336 acp_pte_config(acp_mmio
, rtd
->dma_addr
, rtd
->num_of_pages
,
339 if (rtd
->direction
== SNDRV_PCM_STREAM_PLAYBACK
) {
340 ch_acp_sysmem
= rtd
->ch1
;
341 ch_acp_i2s
= rtd
->ch2
;
343 ch_acp_i2s
= rtd
->ch1
;
344 ch_acp_sysmem
= rtd
->ch2
;
346 /* Configure System memory <-> ACP SRAM DMA descriptors */
347 set_acp_sysmem_dma_descriptors(acp_mmio
, rtd
->size
,
348 rtd
->direction
, rtd
->pte_offset
,
349 ch_acp_sysmem
, rtd
->sram_bank
,
350 rtd
->dma_dscr_idx_1
, asic_type
);
351 /* Configure ACP SRAM <-> I2S DMA descriptors */
352 set_acp_to_i2s_dma_descriptors(acp_mmio
, rtd
->size
,
353 rtd
->direction
, rtd
->sram_bank
,
354 rtd
->destination
, ch_acp_i2s
,
355 rtd
->dma_dscr_idx_2
, asic_type
);
358 static void acp_dma_cap_channel_enable(void __iomem
*acp_mmio
,
361 u32 val
, ch_reg
, imr_reg
, res_reg
;
363 switch (cap_channel
) {
365 ch_reg
= mmACP_I2SMICSP_RER1
;
366 res_reg
= mmACP_I2SMICSP_RCR1
;
367 imr_reg
= mmACP_I2SMICSP_IMR1
;
371 ch_reg
= mmACP_I2SMICSP_RER0
;
372 res_reg
= mmACP_I2SMICSP_RCR0
;
373 imr_reg
= mmACP_I2SMICSP_IMR0
;
376 val
= acp_reg_read(acp_mmio
,
377 mmACP_I2S_16BIT_RESOLUTION_EN
);
378 if (val
& ACP_I2S_MIC_16BIT_RESOLUTION_EN
) {
379 acp_reg_write(0x0, acp_mmio
, ch_reg
);
380 /* Set 16bit resolution on capture */
381 acp_reg_write(0x2, acp_mmio
, res_reg
);
383 val
= acp_reg_read(acp_mmio
, imr_reg
);
384 val
&= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK
;
385 val
&= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK
;
386 acp_reg_write(val
, acp_mmio
, imr_reg
);
387 acp_reg_write(0x1, acp_mmio
, ch_reg
);
390 static void acp_dma_cap_channel_disable(void __iomem
*acp_mmio
,
393 u32 val
, ch_reg
, imr_reg
;
395 switch (cap_channel
) {
397 imr_reg
= mmACP_I2SMICSP_IMR1
;
398 ch_reg
= mmACP_I2SMICSP_RER1
;
402 imr_reg
= mmACP_I2SMICSP_IMR0
;
403 ch_reg
= mmACP_I2SMICSP_RER0
;
406 val
= acp_reg_read(acp_mmio
, imr_reg
);
407 val
|= ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK
;
408 val
|= ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK
;
409 acp_reg_write(val
, acp_mmio
, imr_reg
);
410 acp_reg_write(0x0, acp_mmio
, ch_reg
);
413 /* Start a given DMA channel transfer */
414 static void acp_dma_start(void __iomem
*acp_mmio
, u16 ch_num
, bool is_circular
)
418 /* read the dma control register and disable the channel run field */
419 dma_ctrl
= acp_reg_read(acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
421 /* Invalidating the DAGB cache */
422 acp_reg_write(1, acp_mmio
, mmACP_DAGB_ATU_CTRL
);
425 * configure the DMA channel and start the DMA transfer
426 * set dmachrun bit to start the transfer and enable the
427 * interrupt on completion of the dma transfer
429 dma_ctrl
|= ACP_DMA_CNTL_0__DMAChRun_MASK
;
432 case ACP_TO_I2S_DMA_CH_NUM
:
433 case I2S_TO_ACP_DMA_CH_NUM
:
434 case ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM
:
435 case I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM
:
436 dma_ctrl
|= ACP_DMA_CNTL_0__DMAChIOCEn_MASK
;
439 dma_ctrl
&= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK
;
443 /* enable for ACP to SRAM DMA channel */
444 if (is_circular
== true)
445 dma_ctrl
|= ACP_DMA_CNTL_0__Circular_DMA_En_MASK
;
447 dma_ctrl
&= ~ACP_DMA_CNTL_0__Circular_DMA_En_MASK
;
449 acp_reg_write(dma_ctrl
, acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
452 /* Stop a given DMA channel transfer */
453 static int acp_dma_stop(void __iomem
*acp_mmio
, u8 ch_num
)
457 u32 count
= ACP_DMA_RESET_TIME
;
459 dma_ctrl
= acp_reg_read(acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
462 * clear the dma control register fields before writing zero
465 dma_ctrl
&= ~ACP_DMA_CNTL_0__DMAChRun_MASK
;
466 dma_ctrl
&= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK
;
468 acp_reg_write(dma_ctrl
, acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
469 dma_ch_sts
= acp_reg_read(acp_mmio
, mmACP_DMA_CH_STS
);
471 if (dma_ch_sts
& BIT(ch_num
)) {
473 * set the reset bit for this channel to stop the dma
476 dma_ctrl
|= ACP_DMA_CNTL_0__DMAChRst_MASK
;
477 acp_reg_write(dma_ctrl
, acp_mmio
, mmACP_DMA_CNTL_0
+ ch_num
);
480 /* check the channel status bit for some time and return the status */
482 dma_ch_sts
= acp_reg_read(acp_mmio
, mmACP_DMA_CH_STS
);
483 if (!(dma_ch_sts
& BIT(ch_num
))) {
485 * clear the reset flag after successfully stopping
486 * the dma transfer and break from the loop
488 dma_ctrl
&= ~ACP_DMA_CNTL_0__DMAChRst_MASK
;
490 acp_reg_write(dma_ctrl
, acp_mmio
, mmACP_DMA_CNTL_0
495 pr_err("Failed to stop ACP DMA channel : %d\n", ch_num
);
503 static void acp_set_sram_bank_state(void __iomem
*acp_mmio
, u16 bank
,
506 u32 val
, req_reg
, sts_reg
, sts_reg_mask
;
510 req_reg
= mmACP_MEM_SHUT_DOWN_REQ_LO
;
511 sts_reg
= mmACP_MEM_SHUT_DOWN_STS_LO
;
512 sts_reg_mask
= 0xFFFFFFFF;
516 req_reg
= mmACP_MEM_SHUT_DOWN_REQ_HI
;
517 sts_reg
= mmACP_MEM_SHUT_DOWN_STS_HI
;
518 sts_reg_mask
= 0x0000FFFF;
521 val
= acp_reg_read(acp_mmio
, req_reg
);
522 if (val
& (1 << bank
)) {
523 /* bank is in off state */
524 if (power_on
== true)
531 /* bank is in on state */
532 if (power_on
== false)
539 acp_reg_write(val
, acp_mmio
, req_reg
);
541 while (acp_reg_read(acp_mmio
, sts_reg
) != sts_reg_mask
) {
543 pr_err("ACP SRAM bank %d state change failed\n", bank
);
550 /* Initialize and bring ACP hardware to default state. */
551 static int acp_init(void __iomem
*acp_mmio
, u32 asic_type
)
554 u32 val
, count
, sram_pte_offset
;
556 /* Assert Soft reset of ACP */
557 val
= acp_reg_read(acp_mmio
, mmACP_SOFT_RESET
);
559 val
|= ACP_SOFT_RESET__SoftResetAud_MASK
;
560 acp_reg_write(val
, acp_mmio
, mmACP_SOFT_RESET
);
562 count
= ACP_SOFT_RESET_DONE_TIME_OUT_VALUE
;
564 val
= acp_reg_read(acp_mmio
, mmACP_SOFT_RESET
);
565 if (ACP_SOFT_RESET__SoftResetAudDone_MASK
==
566 (val
& ACP_SOFT_RESET__SoftResetAudDone_MASK
))
569 pr_err("Failed to reset ACP\n");
575 /* Enable clock to ACP and wait until the clock is enabled */
576 val
= acp_reg_read(acp_mmio
, mmACP_CONTROL
);
577 val
= val
| ACP_CONTROL__ClkEn_MASK
;
578 acp_reg_write(val
, acp_mmio
, mmACP_CONTROL
);
580 count
= ACP_CLOCK_EN_TIME_OUT_VALUE
;
583 val
= acp_reg_read(acp_mmio
, mmACP_STATUS
);
587 pr_err("Failed to reset ACP\n");
593 /* Deassert the SOFT RESET flags */
594 val
= acp_reg_read(acp_mmio
, mmACP_SOFT_RESET
);
595 val
&= ~ACP_SOFT_RESET__SoftResetAud_MASK
;
596 acp_reg_write(val
, acp_mmio
, mmACP_SOFT_RESET
);
598 /* For BT instance change pins from UART to BT */
599 if (!bt_uart_enable
) {
600 val
= acp_reg_read(acp_mmio
, mmACP_BT_UART_PAD_SEL
);
601 val
|= ACP_BT_UART_PAD_SELECT_MASK
;
602 acp_reg_write(val
, acp_mmio
, mmACP_BT_UART_PAD_SEL
);
605 /* initiailize Onion control DAGB register */
606 acp_reg_write(ACP_ONION_CNTL_DEFAULT
, acp_mmio
,
607 mmACP_AXI2DAGB_ONION_CNTL
);
609 /* initiailize Garlic control DAGB registers */
610 acp_reg_write(ACP_GARLIC_CNTL_DEFAULT
, acp_mmio
,
611 mmACP_AXI2DAGB_GARLIC_CNTL
);
613 sram_pte_offset
= ACP_DAGB_GRP_SRAM_BASE_ADDRESS
|
614 ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBSnoopSel_MASK
|
615 ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBTargetMemSel_MASK
|
616 ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBGrpEnable_MASK
;
617 acp_reg_write(sram_pte_offset
, acp_mmio
, mmACP_DAGB_BASE_ADDR_GRP_1
);
618 acp_reg_write(ACP_PAGE_SIZE_4K_ENABLE
, acp_mmio
,
619 mmACP_DAGB_PAGE_SIZE_GRP_1
);
621 acp_reg_write(ACP_SRAM_BASE_ADDRESS
, acp_mmio
,
622 mmACP_DMA_DESC_BASE_ADDR
);
624 /* Num of descriptiors in SRAM 0x4, means 256 descriptors;(64 * 4) */
625 acp_reg_write(0x4, acp_mmio
, mmACP_DMA_DESC_MAX_NUM_DSCR
);
626 acp_reg_write(ACP_EXTERNAL_INTR_CNTL__DMAIOCMask_MASK
,
627 acp_mmio
, mmACP_EXTERNAL_INTR_CNTL
);
630 * When ACP_TILE_P1 is turned on, all SRAM banks get turned on.
631 * Now, turn off all of them. This can't be done in 'poweron' of
632 * ACP pm domain, as this requires ACP to be initialized.
633 * For Stoney, Memory gating is disabled,i.e SRAM Banks
634 * won't be turned off. The default state for SRAM banks is ON.
635 * Setting SRAM bank state code skipped for STONEY platform.
637 if (asic_type
!= CHIP_STONEY
) {
638 for (bank
= 1; bank
< 48; bank
++)
639 acp_set_sram_bank_state(acp_mmio
, bank
, false);
644 /* Deinitialize ACP */
645 static int acp_deinit(void __iomem
*acp_mmio
)
650 /* Assert Soft reset of ACP */
651 val
= acp_reg_read(acp_mmio
, mmACP_SOFT_RESET
);
653 val
|= ACP_SOFT_RESET__SoftResetAud_MASK
;
654 acp_reg_write(val
, acp_mmio
, mmACP_SOFT_RESET
);
656 count
= ACP_SOFT_RESET_DONE_TIME_OUT_VALUE
;
658 val
= acp_reg_read(acp_mmio
, mmACP_SOFT_RESET
);
659 if (ACP_SOFT_RESET__SoftResetAudDone_MASK
==
660 (val
& ACP_SOFT_RESET__SoftResetAudDone_MASK
))
663 pr_err("Failed to reset ACP\n");
668 /* Disable ACP clock */
669 val
= acp_reg_read(acp_mmio
, mmACP_CONTROL
);
670 val
&= ~ACP_CONTROL__ClkEn_MASK
;
671 acp_reg_write(val
, acp_mmio
, mmACP_CONTROL
);
673 count
= ACP_CLOCK_EN_TIME_OUT_VALUE
;
676 val
= acp_reg_read(acp_mmio
, mmACP_STATUS
);
677 if (!(val
& (u32
)0x1))
680 pr_err("Failed to reset ACP\n");
688 /* ACP DMA irq handler routine for playback, capture usecases */
689 static irqreturn_t
dma_irq_handler(int irq
, void *arg
)
692 u32 intr_flag
, ext_intr_status
;
693 struct audio_drv_data
*irq_data
;
694 void __iomem
*acp_mmio
;
695 struct device
*dev
= arg
;
696 bool valid_irq
= false;
698 irq_data
= dev_get_drvdata(dev
);
699 acp_mmio
= irq_data
->acp_mmio
;
701 ext_intr_status
= acp_reg_read(acp_mmio
, mmACP_EXTERNAL_INTR_STAT
);
702 intr_flag
= (((ext_intr_status
&
703 ACP_EXTERNAL_INTR_STAT__DMAIOCStat_MASK
) >>
704 ACP_EXTERNAL_INTR_STAT__DMAIOCStat__SHIFT
));
706 if ((intr_flag
& BIT(ACP_TO_I2S_DMA_CH_NUM
)) != 0) {
708 snd_pcm_period_elapsed(irq_data
->play_i2ssp_stream
);
709 acp_reg_write((intr_flag
& BIT(ACP_TO_I2S_DMA_CH_NUM
)) << 16,
710 acp_mmio
, mmACP_EXTERNAL_INTR_STAT
);
713 if ((intr_flag
& BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM
)) != 0) {
715 snd_pcm_period_elapsed(irq_data
->play_i2sbt_stream
);
716 acp_reg_write((intr_flag
&
717 BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM
)) << 16,
718 acp_mmio
, mmACP_EXTERNAL_INTR_STAT
);
721 if ((intr_flag
& BIT(I2S_TO_ACP_DMA_CH_NUM
)) != 0) {
723 if (acp_reg_read(acp_mmio
, mmACP_DMA_CUR_DSCR_14
) ==
724 CAPTURE_START_DMA_DESCR_CH15
)
725 dscr_idx
= CAPTURE_END_DMA_DESCR_CH14
;
727 dscr_idx
= CAPTURE_START_DMA_DESCR_CH14
;
728 config_acp_dma_channel(acp_mmio
, ACP_TO_SYSRAM_CH_NUM
, dscr_idx
,
730 acp_dma_start(acp_mmio
, ACP_TO_SYSRAM_CH_NUM
, false);
732 snd_pcm_period_elapsed(irq_data
->capture_i2ssp_stream
);
733 acp_reg_write((intr_flag
& BIT(I2S_TO_ACP_DMA_CH_NUM
)) << 16,
734 acp_mmio
, mmACP_EXTERNAL_INTR_STAT
);
737 if ((intr_flag
& BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM
)) != 0) {
739 if (acp_reg_read(acp_mmio
, mmACP_DMA_CUR_DSCR_10
) ==
740 CAPTURE_START_DMA_DESCR_CH11
)
741 dscr_idx
= CAPTURE_END_DMA_DESCR_CH10
;
743 dscr_idx
= CAPTURE_START_DMA_DESCR_CH10
;
744 config_acp_dma_channel(acp_mmio
,
745 ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM
,
747 acp_dma_start(acp_mmio
, ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM
,
750 snd_pcm_period_elapsed(irq_data
->capture_i2sbt_stream
);
751 acp_reg_write((intr_flag
&
752 BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM
)) << 16,
753 acp_mmio
, mmACP_EXTERNAL_INTR_STAT
);
762 static int acp_dma_open(struct snd_soc_component
*component
,
763 struct snd_pcm_substream
*substream
)
767 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
768 struct audio_drv_data
*intr_data
= dev_get_drvdata(component
->dev
);
769 struct audio_substream_data
*adata
=
770 kzalloc(sizeof(struct audio_substream_data
), GFP_KERNEL
);
774 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
775 switch (intr_data
->asic_type
) {
777 runtime
->hw
= acp_st_pcm_hardware_playback
;
780 runtime
->hw
= acp_pcm_hardware_playback
;
783 switch (intr_data
->asic_type
) {
785 runtime
->hw
= acp_st_pcm_hardware_capture
;
788 runtime
->hw
= acp_pcm_hardware_capture
;
792 ret
= snd_pcm_hw_constraint_integer(runtime
,
793 SNDRV_PCM_HW_PARAM_PERIODS
);
795 dev_err(component
->dev
, "set integer constraint failed\n");
800 adata
->acp_mmio
= intr_data
->acp_mmio
;
801 runtime
->private_data
= adata
;
804 * Enable ACP irq, when neither playback or capture streams are
805 * active by the time when a new stream is being opened.
806 * This enablement is not required for another stream, if current
807 * stream is not closed
809 if (!intr_data
->play_i2ssp_stream
&& !intr_data
->capture_i2ssp_stream
&&
810 !intr_data
->play_i2sbt_stream
&& !intr_data
->capture_i2sbt_stream
)
811 acp_reg_write(1, adata
->acp_mmio
, mmACP_EXTERNAL_INTR_ENB
);
813 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
815 * For Stoney, Memory gating is disabled,i.e SRAM Banks
816 * won't be turned off. The default state for SRAM banks is ON.
817 * Setting SRAM bank state code skipped for STONEY platform.
819 if (intr_data
->asic_type
!= CHIP_STONEY
) {
820 for (bank
= 1; bank
<= 4; bank
++)
821 acp_set_sram_bank_state(intr_data
->acp_mmio
,
825 if (intr_data
->asic_type
!= CHIP_STONEY
) {
826 for (bank
= 5; bank
<= 8; bank
++)
827 acp_set_sram_bank_state(intr_data
->acp_mmio
,
835 static int acp_dma_hw_params(struct snd_soc_component
*component
,
836 struct snd_pcm_substream
*substream
,
837 struct snd_pcm_hw_params
*params
)
841 struct snd_pcm_runtime
*runtime
;
842 struct audio_substream_data
*rtd
;
843 struct snd_soc_pcm_runtime
*prtd
= asoc_substream_to_rtd(substream
);
844 struct audio_drv_data
*adata
= dev_get_drvdata(component
->dev
);
845 struct snd_soc_card
*card
= prtd
->card
;
846 struct acp_platform_info
*pinfo
= snd_soc_card_get_drvdata(card
);
848 runtime
= substream
->runtime
;
849 rtd
= runtime
->private_data
;
855 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
856 rtd
->i2s_instance
= pinfo
->play_i2s_instance
;
858 rtd
->i2s_instance
= pinfo
->cap_i2s_instance
;
859 rtd
->capture_channel
= pinfo
->capture_channel
;
862 if (adata
->asic_type
== CHIP_STONEY
) {
863 val
= acp_reg_read(adata
->acp_mmio
,
864 mmACP_I2S_16BIT_RESOLUTION_EN
);
865 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
866 switch (rtd
->i2s_instance
) {
867 case I2S_BT_INSTANCE
:
868 val
|= ACP_I2S_BT_16BIT_RESOLUTION_EN
;
870 case I2S_SP_INSTANCE
:
872 val
|= ACP_I2S_SP_16BIT_RESOLUTION_EN
;
875 switch (rtd
->i2s_instance
) {
876 case I2S_BT_INSTANCE
:
877 val
|= ACP_I2S_BT_16BIT_RESOLUTION_EN
;
879 case I2S_SP_INSTANCE
:
881 val
|= ACP_I2S_MIC_16BIT_RESOLUTION_EN
;
884 acp_reg_write(val
, adata
->acp_mmio
,
885 mmACP_I2S_16BIT_RESOLUTION_EN
);
888 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
889 switch (rtd
->i2s_instance
) {
890 case I2S_BT_INSTANCE
:
891 rtd
->pte_offset
= ACP_ST_BT_PLAYBACK_PTE_OFFSET
;
892 rtd
->ch1
= SYSRAM_TO_ACP_BT_INSTANCE_CH_NUM
;
893 rtd
->ch2
= ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM
;
894 rtd
->sram_bank
= ACP_SRAM_BANK_3_ADDRESS
;
895 rtd
->destination
= TO_BLUETOOTH
;
896 rtd
->dma_dscr_idx_1
= PLAYBACK_START_DMA_DESCR_CH8
;
897 rtd
->dma_dscr_idx_2
= PLAYBACK_START_DMA_DESCR_CH9
;
898 rtd
->byte_cnt_high_reg_offset
=
899 mmACP_I2S_BT_TRANSMIT_BYTE_CNT_HIGH
;
900 rtd
->byte_cnt_low_reg_offset
=
901 mmACP_I2S_BT_TRANSMIT_BYTE_CNT_LOW
;
902 adata
->play_i2sbt_stream
= substream
;
904 case I2S_SP_INSTANCE
:
906 switch (adata
->asic_type
) {
908 rtd
->pte_offset
= ACP_ST_PLAYBACK_PTE_OFFSET
;
911 rtd
->pte_offset
= ACP_PLAYBACK_PTE_OFFSET
;
913 rtd
->ch1
= SYSRAM_TO_ACP_CH_NUM
;
914 rtd
->ch2
= ACP_TO_I2S_DMA_CH_NUM
;
915 rtd
->sram_bank
= ACP_SRAM_BANK_1_ADDRESS
;
916 rtd
->destination
= TO_ACP_I2S_1
;
917 rtd
->dma_dscr_idx_1
= PLAYBACK_START_DMA_DESCR_CH12
;
918 rtd
->dma_dscr_idx_2
= PLAYBACK_START_DMA_DESCR_CH13
;
919 rtd
->byte_cnt_high_reg_offset
=
920 mmACP_I2S_TRANSMIT_BYTE_CNT_HIGH
;
921 rtd
->byte_cnt_low_reg_offset
=
922 mmACP_I2S_TRANSMIT_BYTE_CNT_LOW
;
923 adata
->play_i2ssp_stream
= substream
;
926 switch (rtd
->i2s_instance
) {
927 case I2S_BT_INSTANCE
:
928 rtd
->pte_offset
= ACP_ST_BT_CAPTURE_PTE_OFFSET
;
929 rtd
->ch1
= I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM
;
930 rtd
->ch2
= ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM
;
931 rtd
->sram_bank
= ACP_SRAM_BANK_4_ADDRESS
;
932 rtd
->destination
= FROM_BLUETOOTH
;
933 rtd
->dma_dscr_idx_1
= CAPTURE_START_DMA_DESCR_CH10
;
934 rtd
->dma_dscr_idx_2
= CAPTURE_START_DMA_DESCR_CH11
;
935 rtd
->byte_cnt_high_reg_offset
=
936 mmACP_I2S_BT_RECEIVE_BYTE_CNT_HIGH
;
937 rtd
->byte_cnt_low_reg_offset
=
938 mmACP_I2S_BT_RECEIVE_BYTE_CNT_LOW
;
939 rtd
->dma_curr_dscr
= mmACP_DMA_CUR_DSCR_11
;
940 adata
->capture_i2sbt_stream
= substream
;
942 case I2S_SP_INSTANCE
:
944 rtd
->pte_offset
= ACP_CAPTURE_PTE_OFFSET
;
945 rtd
->ch1
= I2S_TO_ACP_DMA_CH_NUM
;
946 rtd
->ch2
= ACP_TO_SYSRAM_CH_NUM
;
947 switch (adata
->asic_type
) {
949 rtd
->pte_offset
= ACP_ST_CAPTURE_PTE_OFFSET
;
950 rtd
->sram_bank
= ACP_SRAM_BANK_2_ADDRESS
;
953 rtd
->pte_offset
= ACP_CAPTURE_PTE_OFFSET
;
954 rtd
->sram_bank
= ACP_SRAM_BANK_5_ADDRESS
;
956 rtd
->destination
= FROM_ACP_I2S_1
;
957 rtd
->dma_dscr_idx_1
= CAPTURE_START_DMA_DESCR_CH14
;
958 rtd
->dma_dscr_idx_2
= CAPTURE_START_DMA_DESCR_CH15
;
959 rtd
->byte_cnt_high_reg_offset
=
960 mmACP_I2S_RECEIVED_BYTE_CNT_HIGH
;
961 rtd
->byte_cnt_low_reg_offset
=
962 mmACP_I2S_RECEIVED_BYTE_CNT_LOW
;
963 rtd
->dma_curr_dscr
= mmACP_DMA_CUR_DSCR_15
;
964 adata
->capture_i2ssp_stream
= substream
;
968 size
= params_buffer_bytes(params
);
970 acp_set_sram_bank_state(rtd
->acp_mmio
, 0, true);
971 /* Save for runtime private data */
972 rtd
->dma_addr
= substream
->dma_buffer
.addr
;
973 rtd
->order
= get_order(size
);
975 /* Fill the page table entries in ACP SRAM */
977 rtd
->num_of_pages
= PAGE_ALIGN(size
) >> PAGE_SHIFT
;
978 rtd
->direction
= substream
->stream
;
980 config_acp_dma(rtd
->acp_mmio
, rtd
, adata
->asic_type
);
984 static u64
acp_get_byte_count(struct audio_substream_data
*rtd
)
986 union acp_dma_count byte_count
;
988 byte_count
.bcount
.high
= acp_reg_read(rtd
->acp_mmio
,
989 rtd
->byte_cnt_high_reg_offset
);
990 byte_count
.bcount
.low
= acp_reg_read(rtd
->acp_mmio
,
991 rtd
->byte_cnt_low_reg_offset
);
992 return byte_count
.bytescount
;
995 static snd_pcm_uframes_t
acp_dma_pointer(struct snd_soc_component
*component
,
996 struct snd_pcm_substream
*substream
)
1002 u32 period_bytes
, delay
;
1004 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1005 struct audio_substream_data
*rtd
= runtime
->private_data
;
1010 if (substream
->stream
== SNDRV_PCM_STREAM_CAPTURE
) {
1011 period_bytes
= frames_to_bytes(runtime
, runtime
->period_size
);
1012 bytescount
= acp_get_byte_count(rtd
);
1013 if (bytescount
>= rtd
->bytescount
)
1014 bytescount
-= rtd
->bytescount
;
1015 if (bytescount
< period_bytes
) {
1018 dscr
= acp_reg_read(rtd
->acp_mmio
, rtd
->dma_curr_dscr
);
1019 if (dscr
== rtd
->dma_dscr_idx_1
)
1024 if (bytescount
> 0) {
1025 delay
= do_div(bytescount
, period_bytes
);
1026 runtime
->delay
= bytes_to_frames(runtime
, delay
);
1029 buffersize
= frames_to_bytes(runtime
, runtime
->buffer_size
);
1030 bytescount
= acp_get_byte_count(rtd
);
1031 if (bytescount
> rtd
->bytescount
)
1032 bytescount
-= rtd
->bytescount
;
1033 pos
= do_div(bytescount
, buffersize
);
1035 return bytes_to_frames(runtime
, pos
);
1038 static int acp_dma_mmap(struct snd_soc_component
*component
,
1039 struct snd_pcm_substream
*substream
,
1040 struct vm_area_struct
*vma
)
1042 return snd_pcm_lib_default_mmap(substream
, vma
);
1045 static int acp_dma_prepare(struct snd_soc_component
*component
,
1046 struct snd_pcm_substream
*substream
)
1048 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1049 struct audio_substream_data
*rtd
= runtime
->private_data
;
1050 u16 ch_acp_sysmem
, ch_acp_i2s
;
1055 if (rtd
->direction
== SNDRV_PCM_STREAM_PLAYBACK
) {
1056 ch_acp_sysmem
= rtd
->ch1
;
1057 ch_acp_i2s
= rtd
->ch2
;
1059 ch_acp_i2s
= rtd
->ch1
;
1060 ch_acp_sysmem
= rtd
->ch2
;
1062 config_acp_dma_channel(rtd
->acp_mmio
,
1064 rtd
->dma_dscr_idx_1
,
1065 NUM_DSCRS_PER_CHANNEL
, 0);
1066 config_acp_dma_channel(rtd
->acp_mmio
,
1068 rtd
->dma_dscr_idx_2
,
1069 NUM_DSCRS_PER_CHANNEL
, 0);
1073 static int acp_dma_trigger(struct snd_soc_component
*component
,
1074 struct snd_pcm_substream
*substream
, int cmd
)
1078 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1079 struct audio_substream_data
*rtd
= runtime
->private_data
;
1084 case SNDRV_PCM_TRIGGER_START
:
1085 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
1086 case SNDRV_PCM_TRIGGER_RESUME
:
1087 rtd
->bytescount
= acp_get_byte_count(rtd
);
1088 if (substream
->stream
== SNDRV_PCM_STREAM_CAPTURE
) {
1089 if (rtd
->capture_channel
== CAP_CHANNEL0
) {
1090 acp_dma_cap_channel_disable(rtd
->acp_mmio
,
1092 acp_dma_cap_channel_enable(rtd
->acp_mmio
,
1095 if (rtd
->capture_channel
== CAP_CHANNEL1
) {
1096 acp_dma_cap_channel_disable(rtd
->acp_mmio
,
1098 acp_dma_cap_channel_enable(rtd
->acp_mmio
,
1101 acp_dma_start(rtd
->acp_mmio
, rtd
->ch1
, true);
1103 acp_dma_start(rtd
->acp_mmio
, rtd
->ch1
, true);
1104 acp_dma_start(rtd
->acp_mmio
, rtd
->ch2
, true);
1108 case SNDRV_PCM_TRIGGER_STOP
:
1109 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
1110 case SNDRV_PCM_TRIGGER_SUSPEND
:
1111 acp_dma_stop(rtd
->acp_mmio
, rtd
->ch2
);
1112 ret
= acp_dma_stop(rtd
->acp_mmio
, rtd
->ch1
);
1120 static int acp_dma_new(struct snd_soc_component
*component
,
1121 struct snd_soc_pcm_runtime
*rtd
)
1123 struct audio_drv_data
*adata
= dev_get_drvdata(component
->dev
);
1124 struct device
*parent
= component
->dev
->parent
;
1126 switch (adata
->asic_type
) {
1128 snd_pcm_set_managed_buffer_all(rtd
->pcm
,
1135 snd_pcm_set_managed_buffer_all(rtd
->pcm
,
1145 static int acp_dma_close(struct snd_soc_component
*component
,
1146 struct snd_pcm_substream
*substream
)
1149 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1150 struct audio_substream_data
*rtd
= runtime
->private_data
;
1151 struct audio_drv_data
*adata
= dev_get_drvdata(component
->dev
);
1153 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
1154 switch (rtd
->i2s_instance
) {
1155 case I2S_BT_INSTANCE
:
1156 adata
->play_i2sbt_stream
= NULL
;
1158 case I2S_SP_INSTANCE
:
1160 adata
->play_i2ssp_stream
= NULL
;
1162 * For Stoney, Memory gating is disabled,i.e SRAM Banks
1163 * won't be turned off. The default state for SRAM banks
1164 * is ON.Setting SRAM bank state code skipped for STONEY
1165 * platform. Added condition checks for Carrizo platform
1168 if (adata
->asic_type
!= CHIP_STONEY
) {
1169 for (bank
= 1; bank
<= 4; bank
++)
1170 acp_set_sram_bank_state(adata
->acp_mmio
,
1175 switch (rtd
->i2s_instance
) {
1176 case I2S_BT_INSTANCE
:
1177 adata
->capture_i2sbt_stream
= NULL
;
1179 case I2S_SP_INSTANCE
:
1181 adata
->capture_i2ssp_stream
= NULL
;
1182 if (adata
->asic_type
!= CHIP_STONEY
) {
1183 for (bank
= 5; bank
<= 8; bank
++)
1184 acp_set_sram_bank_state(adata
->acp_mmio
,
1191 * Disable ACP irq, when the current stream is being closed and
1192 * another stream is also not active.
1194 if (!adata
->play_i2ssp_stream
&& !adata
->capture_i2ssp_stream
&&
1195 !adata
->play_i2sbt_stream
&& !adata
->capture_i2sbt_stream
)
1196 acp_reg_write(0, adata
->acp_mmio
, mmACP_EXTERNAL_INTR_ENB
);
1201 static const struct snd_soc_component_driver acp_asoc_platform
= {
1203 .open
= acp_dma_open
,
1204 .close
= acp_dma_close
,
1205 .hw_params
= acp_dma_hw_params
,
1206 .trigger
= acp_dma_trigger
,
1207 .pointer
= acp_dma_pointer
,
1208 .mmap
= acp_dma_mmap
,
1209 .prepare
= acp_dma_prepare
,
1210 .pcm_construct
= acp_dma_new
,
1213 static int acp_audio_probe(struct platform_device
*pdev
)
1216 struct audio_drv_data
*audio_drv_data
;
1217 struct resource
*res
;
1218 const u32
*pdata
= pdev
->dev
.platform_data
;
1221 dev_err(&pdev
->dev
, "Missing platform data\n");
1225 audio_drv_data
= devm_kzalloc(&pdev
->dev
, sizeof(struct audio_drv_data
),
1227 if (!audio_drv_data
)
1230 audio_drv_data
->acp_mmio
= devm_platform_ioremap_resource(pdev
, 0);
1231 if (IS_ERR(audio_drv_data
->acp_mmio
))
1232 return PTR_ERR(audio_drv_data
->acp_mmio
);
1235 * The following members gets populated in device 'open'
1236 * function. Till then interrupts are disabled in 'acp_init'
1237 * and device doesn't generate any interrupts.
1240 audio_drv_data
->play_i2ssp_stream
= NULL
;
1241 audio_drv_data
->capture_i2ssp_stream
= NULL
;
1242 audio_drv_data
->play_i2sbt_stream
= NULL
;
1243 audio_drv_data
->capture_i2sbt_stream
= NULL
;
1245 audio_drv_data
->asic_type
= *pdata
;
1247 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
1249 dev_err(&pdev
->dev
, "IORESOURCE_IRQ FAILED\n");
1253 status
= devm_request_irq(&pdev
->dev
, res
->start
, dma_irq_handler
,
1254 0, "ACP_IRQ", &pdev
->dev
);
1256 dev_err(&pdev
->dev
, "ACP IRQ request failed\n");
1260 dev_set_drvdata(&pdev
->dev
, audio_drv_data
);
1262 /* Initialize the ACP */
1263 status
= acp_init(audio_drv_data
->acp_mmio
, audio_drv_data
->asic_type
);
1265 dev_err(&pdev
->dev
, "ACP Init failed status:%d\n", status
);
1269 status
= devm_snd_soc_register_component(&pdev
->dev
,
1270 &acp_asoc_platform
, NULL
, 0);
1272 dev_err(&pdev
->dev
, "Fail to register ALSA platform device\n");
1276 pm_runtime_set_autosuspend_delay(&pdev
->dev
, 10000);
1277 pm_runtime_use_autosuspend(&pdev
->dev
);
1278 pm_runtime_enable(&pdev
->dev
);
1283 static int acp_audio_remove(struct platform_device
*pdev
)
1286 struct audio_drv_data
*adata
= dev_get_drvdata(&pdev
->dev
);
1288 status
= acp_deinit(adata
->acp_mmio
);
1290 dev_err(&pdev
->dev
, "ACP Deinit failed status:%d\n", status
);
1291 pm_runtime_disable(&pdev
->dev
);
1296 static int acp_pcm_resume(struct device
*dev
)
1300 struct audio_substream_data
*rtd
;
1301 struct audio_drv_data
*adata
= dev_get_drvdata(dev
);
1303 status
= acp_init(adata
->acp_mmio
, adata
->asic_type
);
1305 dev_err(dev
, "ACP Init failed status:%d\n", status
);
1309 if (adata
->play_i2ssp_stream
&& adata
->play_i2ssp_stream
->runtime
) {
1311 * For Stoney, Memory gating is disabled,i.e SRAM Banks
1312 * won't be turned off. The default state for SRAM banks is ON.
1313 * Setting SRAM bank state code skipped for STONEY platform.
1315 if (adata
->asic_type
!= CHIP_STONEY
) {
1316 for (bank
= 1; bank
<= 4; bank
++)
1317 acp_set_sram_bank_state(adata
->acp_mmio
, bank
,
1320 rtd
= adata
->play_i2ssp_stream
->runtime
->private_data
;
1321 config_acp_dma(adata
->acp_mmio
, rtd
, adata
->asic_type
);
1323 if (adata
->capture_i2ssp_stream
&&
1324 adata
->capture_i2ssp_stream
->runtime
) {
1325 if (adata
->asic_type
!= CHIP_STONEY
) {
1326 for (bank
= 5; bank
<= 8; bank
++)
1327 acp_set_sram_bank_state(adata
->acp_mmio
, bank
,
1330 rtd
= adata
->capture_i2ssp_stream
->runtime
->private_data
;
1331 config_acp_dma(adata
->acp_mmio
, rtd
, adata
->asic_type
);
1333 if (adata
->asic_type
!= CHIP_CARRIZO
) {
1334 if (adata
->play_i2sbt_stream
&&
1335 adata
->play_i2sbt_stream
->runtime
) {
1336 rtd
= adata
->play_i2sbt_stream
->runtime
->private_data
;
1337 config_acp_dma(adata
->acp_mmio
, rtd
, adata
->asic_type
);
1339 if (adata
->capture_i2sbt_stream
&&
1340 adata
->capture_i2sbt_stream
->runtime
) {
1341 rtd
= adata
->capture_i2sbt_stream
->runtime
->private_data
;
1342 config_acp_dma(adata
->acp_mmio
, rtd
, adata
->asic_type
);
1345 acp_reg_write(1, adata
->acp_mmio
, mmACP_EXTERNAL_INTR_ENB
);
1349 static int acp_pcm_runtime_suspend(struct device
*dev
)
1352 struct audio_drv_data
*adata
= dev_get_drvdata(dev
);
1354 status
= acp_deinit(adata
->acp_mmio
);
1356 dev_err(dev
, "ACP Deinit failed status:%d\n", status
);
1357 acp_reg_write(0, adata
->acp_mmio
, mmACP_EXTERNAL_INTR_ENB
);
1361 static int acp_pcm_runtime_resume(struct device
*dev
)
1364 struct audio_drv_data
*adata
= dev_get_drvdata(dev
);
1366 status
= acp_init(adata
->acp_mmio
, adata
->asic_type
);
1368 dev_err(dev
, "ACP Init failed status:%d\n", status
);
1371 acp_reg_write(1, adata
->acp_mmio
, mmACP_EXTERNAL_INTR_ENB
);
1375 static const struct dev_pm_ops acp_pm_ops
= {
1376 .resume
= acp_pcm_resume
,
1377 .runtime_suspend
= acp_pcm_runtime_suspend
,
1378 .runtime_resume
= acp_pcm_runtime_resume
,
1381 static struct platform_driver acp_dma_driver
= {
1382 .probe
= acp_audio_probe
,
1383 .remove
= acp_audio_remove
,
1390 module_platform_driver(acp_dma_driver
);
1392 MODULE_AUTHOR("Vijendar.Mukunda@amd.com");
1393 MODULE_AUTHOR("Maruthi.Bayyavarapu@amd.com");
1394 MODULE_DESCRIPTION("AMD ACP PCM Driver");
1395 MODULE_LICENSE("GPL v2");
1396 MODULE_ALIAS("platform:"DRV_NAME
);