perf python: Do not force closing original perf descriptor in evlist.get_pollfd()
[linux/fpc-iii.git] / drivers / usb / dwc3 / core.h
blob5bfb62533e0fecb7de12738e2f3cb66a6fb7154f
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * core.h - DesignWare USB3 DRD Core Header
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 */
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/ioport.h>
17 #include <linux/list.h>
18 #include <linux/bitops.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/mm.h>
21 #include <linux/debugfs.h>
22 #include <linux/wait.h>
23 #include <linux/workqueue.h>
25 #include <linux/usb/ch9.h>
26 #include <linux/usb/gadget.h>
27 #include <linux/usb/otg.h>
28 #include <linux/ulpi/interface.h>
30 #include <linux/phy/phy.h>
32 #define DWC3_MSG_MAX 500
34 /* Global constants */
35 #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
36 #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
37 #define DWC3_EP0_SETUP_SIZE 512
38 #define DWC3_ENDPOINTS_NUM 32
39 #define DWC3_XHCI_RESOURCES_NUM 2
41 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
42 #define DWC3_EVENT_BUFFERS_SIZE 4096
43 #define DWC3_EVENT_TYPE_MASK 0xfe
45 #define DWC3_EVENT_TYPE_DEV 0
46 #define DWC3_EVENT_TYPE_CARKIT 3
47 #define DWC3_EVENT_TYPE_I2C 4
49 #define DWC3_DEVICE_EVENT_DISCONNECT 0
50 #define DWC3_DEVICE_EVENT_RESET 1
51 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
52 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
53 #define DWC3_DEVICE_EVENT_WAKEUP 4
54 #define DWC3_DEVICE_EVENT_HIBER_REQ 5
55 #define DWC3_DEVICE_EVENT_EOPF 6
56 #define DWC3_DEVICE_EVENT_SOF 7
57 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
58 #define DWC3_DEVICE_EVENT_CMD_CMPL 10
59 #define DWC3_DEVICE_EVENT_OVERFLOW 11
61 /* Controller's role while using the OTG block */
62 #define DWC3_OTG_ROLE_IDLE 0
63 #define DWC3_OTG_ROLE_HOST 1
64 #define DWC3_OTG_ROLE_DEVICE 2
66 #define DWC3_GEVNTCOUNT_MASK 0xfffc
67 #define DWC3_GEVNTCOUNT_EHB BIT(31)
68 #define DWC3_GSNPSID_MASK 0xffff0000
69 #define DWC3_GSNPSREV_MASK 0xffff
71 /* DWC3 registers memory space boundries */
72 #define DWC3_XHCI_REGS_START 0x0
73 #define DWC3_XHCI_REGS_END 0x7fff
74 #define DWC3_GLOBALS_REGS_START 0xc100
75 #define DWC3_GLOBALS_REGS_END 0xc6ff
76 #define DWC3_DEVICE_REGS_START 0xc700
77 #define DWC3_DEVICE_REGS_END 0xcbff
78 #define DWC3_OTG_REGS_START 0xcc00
79 #define DWC3_OTG_REGS_END 0xccff
81 /* Global Registers */
82 #define DWC3_GSBUSCFG0 0xc100
83 #define DWC3_GSBUSCFG1 0xc104
84 #define DWC3_GTXTHRCFG 0xc108
85 #define DWC3_GRXTHRCFG 0xc10c
86 #define DWC3_GCTL 0xc110
87 #define DWC3_GEVTEN 0xc114
88 #define DWC3_GSTS 0xc118
89 #define DWC3_GUCTL1 0xc11c
90 #define DWC3_GSNPSID 0xc120
91 #define DWC3_GGPIO 0xc124
92 #define DWC3_GUID 0xc128
93 #define DWC3_GUCTL 0xc12c
94 #define DWC3_GBUSERRADDR0 0xc130
95 #define DWC3_GBUSERRADDR1 0xc134
96 #define DWC3_GPRTBIMAP0 0xc138
97 #define DWC3_GPRTBIMAP1 0xc13c
98 #define DWC3_GHWPARAMS0 0xc140
99 #define DWC3_GHWPARAMS1 0xc144
100 #define DWC3_GHWPARAMS2 0xc148
101 #define DWC3_GHWPARAMS3 0xc14c
102 #define DWC3_GHWPARAMS4 0xc150
103 #define DWC3_GHWPARAMS5 0xc154
104 #define DWC3_GHWPARAMS6 0xc158
105 #define DWC3_GHWPARAMS7 0xc15c
106 #define DWC3_GDBGFIFOSPACE 0xc160
107 #define DWC3_GDBGLTSSM 0xc164
108 #define DWC3_GDBGBMU 0xc16c
109 #define DWC3_GDBGLSPMUX 0xc170
110 #define DWC3_GDBGLSP 0xc174
111 #define DWC3_GDBGEPINFO0 0xc178
112 #define DWC3_GDBGEPINFO1 0xc17c
113 #define DWC3_GPRTBIMAP_HS0 0xc180
114 #define DWC3_GPRTBIMAP_HS1 0xc184
115 #define DWC3_GPRTBIMAP_FS0 0xc188
116 #define DWC3_GPRTBIMAP_FS1 0xc18c
117 #define DWC3_GUCTL2 0xc19c
119 #define DWC3_VER_NUMBER 0xc1a0
120 #define DWC3_VER_TYPE 0xc1a4
122 #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
123 #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
125 #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
127 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
129 #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
130 #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
132 #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
133 #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
134 #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
135 #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
137 #define DWC3_GHWPARAMS8 0xc600
138 #define DWC3_GFLADJ 0xc630
140 /* Device Registers */
141 #define DWC3_DCFG 0xc700
142 #define DWC3_DCTL 0xc704
143 #define DWC3_DEVTEN 0xc708
144 #define DWC3_DSTS 0xc70c
145 #define DWC3_DGCMDPAR 0xc710
146 #define DWC3_DGCMD 0xc714
147 #define DWC3_DALEPENA 0xc720
149 #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
150 #define DWC3_DEPCMDPAR2 0x00
151 #define DWC3_DEPCMDPAR1 0x04
152 #define DWC3_DEPCMDPAR0 0x08
153 #define DWC3_DEPCMD 0x0c
155 #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
157 /* OTG Registers */
158 #define DWC3_OCFG 0xcc00
159 #define DWC3_OCTL 0xcc04
160 #define DWC3_OEVT 0xcc08
161 #define DWC3_OEVTEN 0xcc0C
162 #define DWC3_OSTS 0xcc10
164 /* Bit fields */
166 /* Global SoC Bus Configuration INCRx Register 0 */
167 #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */
168 #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */
169 #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */
170 #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */
171 #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */
172 #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */
173 #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */
174 #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */
175 #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff
177 /* Global Debug Queue/FIFO Space Available Register */
178 #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
179 #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
180 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
182 #define DWC3_TXFIFOQ 0
183 #define DWC3_RXFIFOQ 1
184 #define DWC3_TXREQQ 2
185 #define DWC3_RXREQQ 3
186 #define DWC3_RXINFOQ 4
187 #define DWC3_PSTATQ 5
188 #define DWC3_DESCFETCHQ 6
189 #define DWC3_EVENTQ 7
190 #define DWC3_AUXEVENTQ 8
192 /* Global RX Threshold Configuration Register */
193 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
194 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
195 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
197 /* Global RX Threshold Configuration Register for DWC_usb31 only */
198 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16)
199 #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21)
200 #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26)
201 #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15)
202 #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
203 #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10)
204 #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
205 #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f)
207 /* Global TX Threshold Configuration Register for DWC_usb31 only */
208 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16)
209 #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21)
210 #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26)
211 #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15)
212 #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
213 #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10)
214 #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
215 #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f)
217 /* Global Configuration Register */
218 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
219 #define DWC3_GCTL_U2RSTECN BIT(16)
220 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
221 #define DWC3_GCTL_CLK_BUS (0)
222 #define DWC3_GCTL_CLK_PIPE (1)
223 #define DWC3_GCTL_CLK_PIPEHALF (2)
224 #define DWC3_GCTL_CLK_MASK (3)
226 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
227 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
228 #define DWC3_GCTL_PRTCAP_HOST 1
229 #define DWC3_GCTL_PRTCAP_DEVICE 2
230 #define DWC3_GCTL_PRTCAP_OTG 3
232 #define DWC3_GCTL_CORESOFTRESET BIT(11)
233 #define DWC3_GCTL_SOFITPSYNC BIT(10)
234 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
235 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
236 #define DWC3_GCTL_DISSCRAMBLE BIT(3)
237 #define DWC3_GCTL_U2EXIT_LFPS BIT(2)
238 #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
239 #define DWC3_GCTL_DSBLCLKGTNG BIT(0)
241 /* Global User Control Register */
242 #define DWC3_GUCTL_HSTINAUTORETRY BIT(14)
244 /* Global User Control 1 Register */
245 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
246 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
248 /* Global Status Register */
249 #define DWC3_GSTS_OTG_IP BIT(10)
250 #define DWC3_GSTS_BC_IP BIT(9)
251 #define DWC3_GSTS_ADP_IP BIT(8)
252 #define DWC3_GSTS_HOST_IP BIT(7)
253 #define DWC3_GSTS_DEVICE_IP BIT(6)
254 #define DWC3_GSTS_CSR_TIMEOUT BIT(5)
255 #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4)
257 /* Global USB2 PHY Configuration Register */
258 #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
259 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
260 #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
261 #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
262 #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
263 #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
264 #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
265 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
266 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
267 #define USBTRDTIM_UTMI_8_BIT 9
268 #define USBTRDTIM_UTMI_16_BIT 5
269 #define UTMI_PHYIF_16_BIT 1
270 #define UTMI_PHYIF_8_BIT 0
272 /* Global USB2 PHY Vendor Control Register */
273 #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
274 #define DWC3_GUSB2PHYACC_BUSY BIT(23)
275 #define DWC3_GUSB2PHYACC_WRITE BIT(22)
276 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
277 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
278 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
280 /* Global USB3 PIPE Control Register */
281 #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
282 #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
283 #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
284 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
285 #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
286 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
287 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
288 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
289 #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
290 #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
291 #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
292 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
293 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
294 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
296 /* Global TX Fifo Size Register */
297 #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */
298 #define DWC31_GTXFIFOSIZ_TXFDEF(n) ((n) & 0x7fff) /* DWC_usb31 only */
299 #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
300 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
302 /* Global Event Size Registers */
303 #define DWC3_GEVNTSIZ_INTMASK BIT(31)
304 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
306 /* Global HWPARAMS0 Register */
307 #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
308 #define DWC3_GHWPARAMS0_MODE_GADGET 0
309 #define DWC3_GHWPARAMS0_MODE_HOST 1
310 #define DWC3_GHWPARAMS0_MODE_DRD 2
311 #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
312 #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
313 #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
314 #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
315 #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
317 /* Global HWPARAMS1 Register */
318 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
319 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
320 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
321 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
322 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
323 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
325 /* Global HWPARAMS3 Register */
326 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
327 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
328 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
329 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
330 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
331 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
332 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
333 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
334 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
335 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
336 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
337 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
339 /* Global HWPARAMS4 Register */
340 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
341 #define DWC3_MAX_HIBER_SCRATCHBUFS 15
343 /* Global HWPARAMS6 Register */
344 #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14)
345 #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13)
346 #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12)
347 #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11)
348 #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10)
349 #define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
351 /* Global HWPARAMS7 Register */
352 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
353 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
355 /* Global Frame Length Adjustment Register */
356 #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
357 #define DWC3_GFLADJ_30MHZ_MASK 0x3f
359 /* Global User Control Register 2 */
360 #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
362 /* Device Configuration Register */
363 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
364 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
366 #define DWC3_DCFG_SPEED_MASK (7 << 0)
367 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
368 #define DWC3_DCFG_SUPERSPEED (4 << 0)
369 #define DWC3_DCFG_HIGHSPEED (0 << 0)
370 #define DWC3_DCFG_FULLSPEED BIT(0)
371 #define DWC3_DCFG_LOWSPEED (2 << 0)
373 #define DWC3_DCFG_NUMP_SHIFT 17
374 #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
375 #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
376 #define DWC3_DCFG_LPM_CAP BIT(22)
378 /* Device Control Register */
379 #define DWC3_DCTL_RUN_STOP BIT(31)
380 #define DWC3_DCTL_CSFTRST BIT(30)
381 #define DWC3_DCTL_LSFTRST BIT(29)
383 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
384 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
386 #define DWC3_DCTL_APPL1RES BIT(23)
388 /* These apply for core versions 1.87a and earlier */
389 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
390 #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
391 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
392 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
393 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
394 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
395 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
397 /* These apply for core versions 1.94a and later */
398 #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
399 #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
401 #define DWC3_DCTL_KEEP_CONNECT BIT(19)
402 #define DWC3_DCTL_L1_HIBER_EN BIT(18)
403 #define DWC3_DCTL_CRS BIT(17)
404 #define DWC3_DCTL_CSS BIT(16)
406 #define DWC3_DCTL_INITU2ENA BIT(12)
407 #define DWC3_DCTL_ACCEPTU2ENA BIT(11)
408 #define DWC3_DCTL_INITU1ENA BIT(10)
409 #define DWC3_DCTL_ACCEPTU1ENA BIT(9)
410 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
412 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
413 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
415 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
416 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
417 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
418 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
419 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
420 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
421 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
423 /* Device Event Enable Register */
424 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
425 #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
426 #define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
427 #define DWC3_DEVTEN_ERRTICERREN BIT(9)
428 #define DWC3_DEVTEN_SOFEN BIT(7)
429 #define DWC3_DEVTEN_EOPFEN BIT(6)
430 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
431 #define DWC3_DEVTEN_WKUPEVTEN BIT(4)
432 #define DWC3_DEVTEN_ULSTCNGEN BIT(3)
433 #define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
434 #define DWC3_DEVTEN_USBRSTEN BIT(1)
435 #define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
437 /* Device Status Register */
438 #define DWC3_DSTS_DCNRD BIT(29)
440 /* This applies for core versions 1.87a and earlier */
441 #define DWC3_DSTS_PWRUPREQ BIT(24)
443 /* These apply for core versions 1.94a and later */
444 #define DWC3_DSTS_RSS BIT(25)
445 #define DWC3_DSTS_SSS BIT(24)
447 #define DWC3_DSTS_COREIDLE BIT(23)
448 #define DWC3_DSTS_DEVCTRLHLT BIT(22)
450 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
451 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
453 #define DWC3_DSTS_RXFIFOEMPTY BIT(17)
455 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
456 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
458 #define DWC3_DSTS_CONNECTSPD (7 << 0)
460 #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
461 #define DWC3_DSTS_SUPERSPEED (4 << 0)
462 #define DWC3_DSTS_HIGHSPEED (0 << 0)
463 #define DWC3_DSTS_FULLSPEED BIT(0)
464 #define DWC3_DSTS_LOWSPEED (2 << 0)
466 /* Device Generic Command Register */
467 #define DWC3_DGCMD_SET_LMP 0x01
468 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
469 #define DWC3_DGCMD_XMIT_FUNCTION 0x03
471 /* These apply for core versions 1.94a and later */
472 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
473 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
475 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
476 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
477 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
478 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
480 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
481 #define DWC3_DGCMD_CMDACT BIT(10)
482 #define DWC3_DGCMD_CMDIOC BIT(8)
484 /* Device Generic Command Parameter Register */
485 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
486 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
487 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
488 #define DWC3_DGCMDPAR_TX_FIFO BIT(5)
489 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
490 #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
492 /* Device Endpoint Command Register */
493 #define DWC3_DEPCMD_PARAM_SHIFT 16
494 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
495 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
496 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
497 #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
498 #define DWC3_DEPCMD_CLEARPENDIN BIT(11)
499 #define DWC3_DEPCMD_CMDACT BIT(10)
500 #define DWC3_DEPCMD_CMDIOC BIT(8)
502 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
503 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
504 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
505 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
506 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
507 #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
508 /* This applies for core versions 1.90a and earlier */
509 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
510 /* This applies for core versions 1.94a and later */
511 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
512 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
513 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
515 #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
517 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
518 #define DWC3_DALEPENA_EP(n) BIT(n)
520 #define DWC3_DEPCMD_TYPE_CONTROL 0
521 #define DWC3_DEPCMD_TYPE_ISOC 1
522 #define DWC3_DEPCMD_TYPE_BULK 2
523 #define DWC3_DEPCMD_TYPE_INTR 3
525 #define DWC3_DEV_IMOD_COUNT_SHIFT 16
526 #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
527 #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
528 #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
530 /* OTG Configuration Register */
531 #define DWC3_OCFG_DISPWRCUTTOFF BIT(5)
532 #define DWC3_OCFG_HIBDISMASK BIT(4)
533 #define DWC3_OCFG_SFTRSTMASK BIT(3)
534 #define DWC3_OCFG_OTGVERSION BIT(2)
535 #define DWC3_OCFG_HNPCAP BIT(1)
536 #define DWC3_OCFG_SRPCAP BIT(0)
538 /* OTG CTL Register */
539 #define DWC3_OCTL_OTG3GOERR BIT(7)
540 #define DWC3_OCTL_PERIMODE BIT(6)
541 #define DWC3_OCTL_PRTPWRCTL BIT(5)
542 #define DWC3_OCTL_HNPREQ BIT(4)
543 #define DWC3_OCTL_SESREQ BIT(3)
544 #define DWC3_OCTL_TERMSELIDPULSE BIT(2)
545 #define DWC3_OCTL_DEVSETHNPEN BIT(1)
546 #define DWC3_OCTL_HSTSETHNPEN BIT(0)
548 /* OTG Event Register */
549 #define DWC3_OEVT_DEVICEMODE BIT(31)
550 #define DWC3_OEVT_XHCIRUNSTPSET BIT(27)
551 #define DWC3_OEVT_DEVRUNSTPSET BIT(26)
552 #define DWC3_OEVT_HIBENTRY BIT(25)
553 #define DWC3_OEVT_CONIDSTSCHNG BIT(24)
554 #define DWC3_OEVT_HRRCONFNOTIF BIT(23)
555 #define DWC3_OEVT_HRRINITNOTIF BIT(22)
556 #define DWC3_OEVT_ADEVIDLE BIT(21)
557 #define DWC3_OEVT_ADEVBHOSTEND BIT(20)
558 #define DWC3_OEVT_ADEVHOST BIT(19)
559 #define DWC3_OEVT_ADEVHNPCHNG BIT(18)
560 #define DWC3_OEVT_ADEVSRPDET BIT(17)
561 #define DWC3_OEVT_ADEVSESSENDDET BIT(16)
562 #define DWC3_OEVT_BDEVBHOSTEND BIT(11)
563 #define DWC3_OEVT_BDEVHNPCHNG BIT(10)
564 #define DWC3_OEVT_BDEVSESSVLDDET BIT(9)
565 #define DWC3_OEVT_BDEVVBUSCHNG BIT(8)
566 #define DWC3_OEVT_BSESSVLD BIT(3)
567 #define DWC3_OEVT_HSTNEGSTS BIT(2)
568 #define DWC3_OEVT_SESREQSTS BIT(1)
569 #define DWC3_OEVT_ERROR BIT(0)
571 /* OTG Event Enable Register */
572 #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27)
573 #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26)
574 #define DWC3_OEVTEN_HIBENTRYEN BIT(25)
575 #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24)
576 #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23)
577 #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22)
578 #define DWC3_OEVTEN_ADEVIDLEEN BIT(21)
579 #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20)
580 #define DWC3_OEVTEN_ADEVHOSTEN BIT(19)
581 #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18)
582 #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17)
583 #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16)
584 #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11)
585 #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10)
586 #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9)
587 #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8)
589 /* OTG Status Register */
590 #define DWC3_OSTS_DEVRUNSTP BIT(13)
591 #define DWC3_OSTS_XHCIRUNSTP BIT(12)
592 #define DWC3_OSTS_PERIPHERALSTATE BIT(4)
593 #define DWC3_OSTS_XHCIPRTPOWER BIT(3)
594 #define DWC3_OSTS_BSESVLD BIT(2)
595 #define DWC3_OSTS_VBUSVLD BIT(1)
596 #define DWC3_OSTS_CONIDSTS BIT(0)
598 /* Structures */
600 struct dwc3_trb;
603 * struct dwc3_event_buffer - Software event buffer representation
604 * @buf: _THE_ buffer
605 * @cache: The buffer cache used in the threaded interrupt
606 * @length: size of this buffer
607 * @lpos: event offset
608 * @count: cache of last read event count register
609 * @flags: flags related to this event buffer
610 * @dma: dma_addr_t
611 * @dwc: pointer to DWC controller
613 struct dwc3_event_buffer {
614 void *buf;
615 void *cache;
616 unsigned length;
617 unsigned int lpos;
618 unsigned int count;
619 unsigned int flags;
621 #define DWC3_EVENT_PENDING BIT(0)
623 dma_addr_t dma;
625 struct dwc3 *dwc;
628 #define DWC3_EP_FLAG_STALLED BIT(0)
629 #define DWC3_EP_FLAG_WEDGED BIT(1)
631 #define DWC3_EP_DIRECTION_TX true
632 #define DWC3_EP_DIRECTION_RX false
634 #define DWC3_TRB_NUM 256
637 * struct dwc3_ep - device side endpoint representation
638 * @endpoint: usb endpoint
639 * @pending_list: list of pending requests for this endpoint
640 * @started_list: list of started requests on this endpoint
641 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
642 * @lock: spinlock for endpoint request queue traversal
643 * @regs: pointer to first endpoint register
644 * @trb_pool: array of transaction buffers
645 * @trb_pool_dma: dma address of @trb_pool
646 * @trb_enqueue: enqueue 'pointer' into TRB array
647 * @trb_dequeue: dequeue 'pointer' into TRB array
648 * @dwc: pointer to DWC controller
649 * @saved_state: ep state saved during hibernation
650 * @flags: endpoint flags (wedged, stalled, ...)
651 * @number: endpoint number (1 - 15)
652 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
653 * @resource_index: Resource transfer index
654 * @frame_number: set to the frame number we want this transfer to start (ISOC)
655 * @interval: the interval on which the ISOC transfer is started
656 * @name: a human readable name e.g. ep1out-bulk
657 * @direction: true for TX, false for RX
658 * @stream_capable: true when streams are enabled
660 struct dwc3_ep {
661 struct usb_ep endpoint;
662 struct list_head pending_list;
663 struct list_head started_list;
665 wait_queue_head_t wait_end_transfer;
667 spinlock_t lock;
668 void __iomem *regs;
670 struct dwc3_trb *trb_pool;
671 dma_addr_t trb_pool_dma;
672 struct dwc3 *dwc;
674 u32 saved_state;
675 unsigned flags;
676 #define DWC3_EP_ENABLED BIT(0)
677 #define DWC3_EP_STALL BIT(1)
678 #define DWC3_EP_WEDGE BIT(2)
679 #define DWC3_EP_TRANSFER_STARTED BIT(3)
680 #define DWC3_EP_PENDING_REQUEST BIT(5)
681 #define DWC3_EP_END_TRANSFER_PENDING BIT(7)
683 /* This last one is specific to EP0 */
684 #define DWC3_EP0_DIR_IN BIT(31)
687 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
688 * use a u8 type here. If anybody decides to increase number of TRBs to
689 * anything larger than 256 - I can't see why people would want to do
690 * this though - then this type needs to be changed.
692 * By using u8 types we ensure that our % operator when incrementing
693 * enqueue and dequeue get optimized away by the compiler.
695 u8 trb_enqueue;
696 u8 trb_dequeue;
698 u8 number;
699 u8 type;
700 u8 resource_index;
701 u32 frame_number;
702 u32 interval;
704 char name[20];
706 unsigned direction:1;
707 unsigned stream_capable:1;
710 enum dwc3_phy {
711 DWC3_PHY_UNKNOWN = 0,
712 DWC3_PHY_USB3,
713 DWC3_PHY_USB2,
716 enum dwc3_ep0_next {
717 DWC3_EP0_UNKNOWN = 0,
718 DWC3_EP0_COMPLETE,
719 DWC3_EP0_NRDY_DATA,
720 DWC3_EP0_NRDY_STATUS,
723 enum dwc3_ep0_state {
724 EP0_UNCONNECTED = 0,
725 EP0_SETUP_PHASE,
726 EP0_DATA_PHASE,
727 EP0_STATUS_PHASE,
730 enum dwc3_link_state {
731 /* In SuperSpeed */
732 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
733 DWC3_LINK_STATE_U1 = 0x01,
734 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
735 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
736 DWC3_LINK_STATE_SS_DIS = 0x04,
737 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
738 DWC3_LINK_STATE_SS_INACT = 0x06,
739 DWC3_LINK_STATE_POLL = 0x07,
740 DWC3_LINK_STATE_RECOV = 0x08,
741 DWC3_LINK_STATE_HRESET = 0x09,
742 DWC3_LINK_STATE_CMPLY = 0x0a,
743 DWC3_LINK_STATE_LPBK = 0x0b,
744 DWC3_LINK_STATE_RESET = 0x0e,
745 DWC3_LINK_STATE_RESUME = 0x0f,
746 DWC3_LINK_STATE_MASK = 0x0f,
749 /* TRB Length, PCM and Status */
750 #define DWC3_TRB_SIZE_MASK (0x00ffffff)
751 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
752 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
753 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
755 #define DWC3_TRBSTS_OK 0
756 #define DWC3_TRBSTS_MISSED_ISOC 1
757 #define DWC3_TRBSTS_SETUP_PENDING 2
758 #define DWC3_TRB_STS_XFER_IN_PROG 4
760 /* TRB Control */
761 #define DWC3_TRB_CTRL_HWO BIT(0)
762 #define DWC3_TRB_CTRL_LST BIT(1)
763 #define DWC3_TRB_CTRL_CHN BIT(2)
764 #define DWC3_TRB_CTRL_CSP BIT(3)
765 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
766 #define DWC3_TRB_CTRL_ISP_IMI BIT(10)
767 #define DWC3_TRB_CTRL_IOC BIT(11)
768 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
770 #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
771 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
772 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
773 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
774 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
775 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
776 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
777 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
778 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
781 * struct dwc3_trb - transfer request block (hw format)
782 * @bpl: DW0-3
783 * @bph: DW4-7
784 * @size: DW8-B
785 * @ctrl: DWC-F
787 struct dwc3_trb {
788 u32 bpl;
789 u32 bph;
790 u32 size;
791 u32 ctrl;
792 } __packed;
795 * struct dwc3_hwparams - copy of HWPARAMS registers
796 * @hwparams0: GHWPARAMS0
797 * @hwparams1: GHWPARAMS1
798 * @hwparams2: GHWPARAMS2
799 * @hwparams3: GHWPARAMS3
800 * @hwparams4: GHWPARAMS4
801 * @hwparams5: GHWPARAMS5
802 * @hwparams6: GHWPARAMS6
803 * @hwparams7: GHWPARAMS7
804 * @hwparams8: GHWPARAMS8
806 struct dwc3_hwparams {
807 u32 hwparams0;
808 u32 hwparams1;
809 u32 hwparams2;
810 u32 hwparams3;
811 u32 hwparams4;
812 u32 hwparams5;
813 u32 hwparams6;
814 u32 hwparams7;
815 u32 hwparams8;
818 /* HWPARAMS0 */
819 #define DWC3_MODE(n) ((n) & 0x7)
821 #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
823 /* HWPARAMS1 */
824 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
826 /* HWPARAMS3 */
827 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
828 #define DWC3_NUM_EPS_MASK (0x3f << 12)
829 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
830 (DWC3_NUM_EPS_MASK)) >> 12)
831 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
832 (DWC3_NUM_IN_EPS_MASK)) >> 18)
834 /* HWPARAMS7 */
835 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
838 * struct dwc3_request - representation of a transfer request
839 * @request: struct usb_request to be transferred
840 * @list: a list_head used for request queueing
841 * @dep: struct dwc3_ep owning this request
842 * @sg: pointer to first incomplete sg
843 * @start_sg: pointer to the sg which should be queued next
844 * @num_pending_sgs: counter to pending sgs
845 * @num_queued_sgs: counter to the number of sgs which already got queued
846 * @remaining: amount of data remaining
847 * @epnum: endpoint number to which this request refers
848 * @trb: pointer to struct dwc3_trb
849 * @trb_dma: DMA address of @trb
850 * @unaligned: true for OUT endpoints with length not divisible by maxp
851 * @direction: IN or OUT direction flag
852 * @mapped: true when request has been dma-mapped
853 * @started: request is started
854 * @zero: wants a ZLP
856 struct dwc3_request {
857 struct usb_request request;
858 struct list_head list;
859 struct dwc3_ep *dep;
860 struct scatterlist *sg;
861 struct scatterlist *start_sg;
863 unsigned num_pending_sgs;
864 unsigned int num_queued_sgs;
865 unsigned remaining;
866 u8 epnum;
867 struct dwc3_trb *trb;
868 dma_addr_t trb_dma;
870 unsigned unaligned:1;
871 unsigned direction:1;
872 unsigned mapped:1;
873 unsigned started:1;
874 unsigned zero:1;
878 * struct dwc3_scratchpad_array - hibernation scratchpad array
879 * (format defined by hw)
881 struct dwc3_scratchpad_array {
882 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
886 * struct dwc3 - representation of our controller
887 * @drd_work: workqueue used for role swapping
888 * @ep0_trb: trb which is used for the ctrl_req
889 * @bounce: address of bounce buffer
890 * @scratchbuf: address of scratch buffer
891 * @setup_buf: used while precessing STD USB requests
892 * @ep0_trb_addr: dma address of @ep0_trb
893 * @bounce_addr: dma address of @bounce
894 * @ep0_usb_req: dummy req used while handling STD USB requests
895 * @scratch_addr: dma address of scratchbuf
896 * @ep0_in_setup: one control transfer is completed and enter setup phase
897 * @lock: for synchronizing
898 * @dev: pointer to our struct device
899 * @sysdev: pointer to the DMA-capable device
900 * @xhci: pointer to our xHCI child
901 * @xhci_resources: struct resources for our @xhci child
902 * @ev_buf: struct dwc3_event_buffer pointer
903 * @eps: endpoint array
904 * @gadget: device side representation of the peripheral controller
905 * @gadget_driver: pointer to the gadget driver
906 * @clks: array of clocks
907 * @num_clks: number of clocks
908 * @reset: reset control
909 * @regs: base address for our registers
910 * @regs_size: address space size
911 * @fladj: frame length adjustment
912 * @irq_gadget: peripheral controller's IRQ number
913 * @otg_irq: IRQ number for OTG IRQs
914 * @current_otg_role: current role of operation while using the OTG block
915 * @desired_otg_role: desired role of operation while using the OTG block
916 * @otg_restart_host: flag that OTG controller needs to restart host
917 * @nr_scratch: number of scratch buffers
918 * @u1u2: only used on revisions <1.83a for workaround
919 * @maximum_speed: maximum speed requested (mainly for testing purposes)
920 * @revision: revision register contents
921 * @dr_mode: requested mode of operation
922 * @current_dr_role: current role of operation when in dual-role mode
923 * @desired_dr_role: desired role of operation when in dual-role mode
924 * @edev: extcon handle
925 * @edev_nb: extcon notifier
926 * @hsphy_mode: UTMI phy mode, one of following:
927 * - USBPHY_INTERFACE_MODE_UTMI
928 * - USBPHY_INTERFACE_MODE_UTMIW
929 * @usb2_phy: pointer to USB2 PHY
930 * @usb3_phy: pointer to USB3 PHY
931 * @usb2_generic_phy: pointer to USB2 PHY
932 * @usb3_generic_phy: pointer to USB3 PHY
933 * @phys_ready: flag to indicate that PHYs are ready
934 * @ulpi: pointer to ulpi interface
935 * @ulpi_ready: flag to indicate that ULPI is initialized
936 * @u2sel: parameter from Set SEL request.
937 * @u2pel: parameter from Set SEL request.
938 * @u1sel: parameter from Set SEL request.
939 * @u1pel: parameter from Set SEL request.
940 * @num_eps: number of endpoints
941 * @ep0_next_event: hold the next expected event
942 * @ep0state: state of endpoint zero
943 * @link_state: link state
944 * @speed: device speed (super, high, full, low)
945 * @hwparams: copy of hwparams registers
946 * @root: debugfs root folder pointer
947 * @regset: debugfs pointer to regdump file
948 * @test_mode: true when we're entering a USB test mode
949 * @test_mode_nr: test feature selector
950 * @lpm_nyet_threshold: LPM NYET response threshold
951 * @hird_threshold: HIRD threshold
952 * @rx_thr_num_pkt_prd: periodic ESS receive packet count
953 * @rx_max_burst_prd: max periodic ESS receive burst size
954 * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
955 * @tx_max_burst_prd: max periodic ESS transmit burst size
956 * @hsphy_interface: "utmi" or "ulpi"
957 * @connected: true when we're connected to a host, false otherwise
958 * @delayed_status: true when gadget driver asks for delayed status
959 * @ep0_bounced: true when we used bounce buffer
960 * @ep0_expect_in: true when we expect a DATA IN transfer
961 * @has_hibernation: true when dwc3 was configured with Hibernation
962 * @sysdev_is_parent: true when dwc3 device has a parent driver
963 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
964 * there's now way for software to detect this in runtime.
965 * @is_utmi_l1_suspend: the core asserts output signal
966 * 0 - utmi_sleep_n
967 * 1 - utmi_l1_suspend_n
968 * @is_fpga: true when we are using the FPGA board
969 * @pending_events: true when we have pending IRQs to be handled
970 * @pullups_connected: true when Run/Stop bit is set
971 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
972 * @three_stage_setup: set if we perform a three phase setup
973 * @usb3_lpm_capable: set if hadrware supports Link Power Management
974 * @disable_scramble_quirk: set if we enable the disable scramble quirk
975 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
976 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
977 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
978 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
979 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
980 * @lfps_filter_quirk: set if we enable LFPS filter quirk
981 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
982 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
983 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
984 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
985 * disabling the suspend signal to the PHY.
986 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
987 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
988 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
989 * provide a free-running PHY clock.
990 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
991 * change quirk.
992 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
993 * check during HS transmit.
994 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
995 * @tx_de_emphasis: Tx de-emphasis value
996 * 0 - -6dB de-emphasis
997 * 1 - -3.5dB de-emphasis
998 * 2 - No de-emphasis
999 * 3 - Reserved
1000 * @dis_metastability_quirk: set to disable metastability quirk.
1001 * @imod_interval: set the interrupt moderation interval in 250ns
1002 * increments or 0 to disable.
1004 struct dwc3 {
1005 struct work_struct drd_work;
1006 struct dwc3_trb *ep0_trb;
1007 void *bounce;
1008 void *scratchbuf;
1009 u8 *setup_buf;
1010 dma_addr_t ep0_trb_addr;
1011 dma_addr_t bounce_addr;
1012 dma_addr_t scratch_addr;
1013 struct dwc3_request ep0_usb_req;
1014 struct completion ep0_in_setup;
1016 /* device lock */
1017 spinlock_t lock;
1019 struct device *dev;
1020 struct device *sysdev;
1022 struct platform_device *xhci;
1023 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1025 struct dwc3_event_buffer *ev_buf;
1026 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
1028 struct usb_gadget gadget;
1029 struct usb_gadget_driver *gadget_driver;
1031 struct clk_bulk_data *clks;
1032 int num_clks;
1034 struct reset_control *reset;
1036 struct usb_phy *usb2_phy;
1037 struct usb_phy *usb3_phy;
1039 struct phy *usb2_generic_phy;
1040 struct phy *usb3_generic_phy;
1042 bool phys_ready;
1044 struct ulpi *ulpi;
1045 bool ulpi_ready;
1047 void __iomem *regs;
1048 size_t regs_size;
1050 enum usb_dr_mode dr_mode;
1051 u32 current_dr_role;
1052 u32 desired_dr_role;
1053 struct extcon_dev *edev;
1054 struct notifier_block edev_nb;
1055 enum usb_phy_interface hsphy_mode;
1057 u32 fladj;
1058 u32 irq_gadget;
1059 u32 otg_irq;
1060 u32 current_otg_role;
1061 u32 desired_otg_role;
1062 bool otg_restart_host;
1063 u32 nr_scratch;
1064 u32 u1u2;
1065 u32 maximum_speed;
1068 * All 3.1 IP version constants are greater than the 3.0 IP
1069 * version constants. This works for most version checks in
1070 * dwc3. However, in the future, this may not apply as
1071 * features may be developed on newer versions of the 3.0 IP
1072 * that are not in the 3.1 IP.
1074 u32 revision;
1076 #define DWC3_REVISION_173A 0x5533173a
1077 #define DWC3_REVISION_175A 0x5533175a
1078 #define DWC3_REVISION_180A 0x5533180a
1079 #define DWC3_REVISION_183A 0x5533183a
1080 #define DWC3_REVISION_185A 0x5533185a
1081 #define DWC3_REVISION_187A 0x5533187a
1082 #define DWC3_REVISION_188A 0x5533188a
1083 #define DWC3_REVISION_190A 0x5533190a
1084 #define DWC3_REVISION_194A 0x5533194a
1085 #define DWC3_REVISION_200A 0x5533200a
1086 #define DWC3_REVISION_202A 0x5533202a
1087 #define DWC3_REVISION_210A 0x5533210a
1088 #define DWC3_REVISION_220A 0x5533220a
1089 #define DWC3_REVISION_230A 0x5533230a
1090 #define DWC3_REVISION_240A 0x5533240a
1091 #define DWC3_REVISION_250A 0x5533250a
1092 #define DWC3_REVISION_260A 0x5533260a
1093 #define DWC3_REVISION_270A 0x5533270a
1094 #define DWC3_REVISION_280A 0x5533280a
1095 #define DWC3_REVISION_290A 0x5533290a
1096 #define DWC3_REVISION_300A 0x5533300a
1097 #define DWC3_REVISION_310A 0x5533310a
1100 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
1101 * just so dwc31 revisions are always larger than dwc3.
1103 #define DWC3_REVISION_IS_DWC31 0x80000000
1104 #define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
1105 #define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31)
1107 enum dwc3_ep0_next ep0_next_event;
1108 enum dwc3_ep0_state ep0state;
1109 enum dwc3_link_state link_state;
1111 u16 u2sel;
1112 u16 u2pel;
1113 u8 u1sel;
1114 u8 u1pel;
1116 u8 speed;
1118 u8 num_eps;
1120 struct dwc3_hwparams hwparams;
1121 struct dentry *root;
1122 struct debugfs_regset32 *regset;
1124 u8 test_mode;
1125 u8 test_mode_nr;
1126 u8 lpm_nyet_threshold;
1127 u8 hird_threshold;
1128 u8 rx_thr_num_pkt_prd;
1129 u8 rx_max_burst_prd;
1130 u8 tx_thr_num_pkt_prd;
1131 u8 tx_max_burst_prd;
1133 const char *hsphy_interface;
1135 unsigned connected:1;
1136 unsigned delayed_status:1;
1137 unsigned ep0_bounced:1;
1138 unsigned ep0_expect_in:1;
1139 unsigned has_hibernation:1;
1140 unsigned sysdev_is_parent:1;
1141 unsigned has_lpm_erratum:1;
1142 unsigned is_utmi_l1_suspend:1;
1143 unsigned is_fpga:1;
1144 unsigned pending_events:1;
1145 unsigned pullups_connected:1;
1146 unsigned setup_packet_pending:1;
1147 unsigned three_stage_setup:1;
1148 unsigned usb3_lpm_capable:1;
1150 unsigned disable_scramble_quirk:1;
1151 unsigned u2exit_lfps_quirk:1;
1152 unsigned u2ss_inp3_quirk:1;
1153 unsigned req_p1p2p3_quirk:1;
1154 unsigned del_p1p2p3_quirk:1;
1155 unsigned del_phy_power_chg_quirk:1;
1156 unsigned lfps_filter_quirk:1;
1157 unsigned rx_detect_poll_quirk:1;
1158 unsigned dis_u3_susphy_quirk:1;
1159 unsigned dis_u2_susphy_quirk:1;
1160 unsigned dis_enblslpm_quirk:1;
1161 unsigned dis_rxdet_inp3_quirk:1;
1162 unsigned dis_u2_freeclk_exists_quirk:1;
1163 unsigned dis_del_phy_power_chg_quirk:1;
1164 unsigned dis_tx_ipgap_linecheck_quirk:1;
1166 unsigned tx_de_emphasis_quirk:1;
1167 unsigned tx_de_emphasis:2;
1169 unsigned dis_metastability_quirk:1;
1171 u16 imod_interval;
1174 #define INCRX_BURST_MODE 0
1175 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1177 #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
1179 /* -------------------------------------------------------------------------- */
1181 struct dwc3_event_type {
1182 u32 is_devspec:1;
1183 u32 type:7;
1184 u32 reserved8_31:24;
1185 } __packed;
1187 #define DWC3_DEPEVT_XFERCOMPLETE 0x01
1188 #define DWC3_DEPEVT_XFERINPROGRESS 0x02
1189 #define DWC3_DEPEVT_XFERNOTREADY 0x03
1190 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1191 #define DWC3_DEPEVT_STREAMEVT 0x06
1192 #define DWC3_DEPEVT_EPCMDCMPLT 0x07
1195 * struct dwc3_event_depvt - Device Endpoint Events
1196 * @one_bit: indicates this is an endpoint event (not used)
1197 * @endpoint_number: number of the endpoint
1198 * @endpoint_event: The event we have:
1199 * 0x00 - Reserved
1200 * 0x01 - XferComplete
1201 * 0x02 - XferInProgress
1202 * 0x03 - XferNotReady
1203 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1204 * 0x05 - Reserved
1205 * 0x06 - StreamEvt
1206 * 0x07 - EPCmdCmplt
1207 * @reserved11_10: Reserved, don't use.
1208 * @status: Indicates the status of the event. Refer to databook for
1209 * more information.
1210 * @parameters: Parameters of the current event. Refer to databook for
1211 * more information.
1213 struct dwc3_event_depevt {
1214 u32 one_bit:1;
1215 u32 endpoint_number:5;
1216 u32 endpoint_event:4;
1217 u32 reserved11_10:2;
1218 u32 status:4;
1220 /* Within XferNotReady */
1221 #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
1223 /* Within XferComplete or XferInProgress */
1224 #define DEPEVT_STATUS_BUSERR BIT(0)
1225 #define DEPEVT_STATUS_SHORT BIT(1)
1226 #define DEPEVT_STATUS_IOC BIT(2)
1227 #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */
1228 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1230 /* Stream event only */
1231 #define DEPEVT_STREAMEVT_FOUND 1
1232 #define DEPEVT_STREAMEVT_NOTFOUND 2
1234 /* Control-only Status */
1235 #define DEPEVT_STATUS_CONTROL_DATA 1
1236 #define DEPEVT_STATUS_CONTROL_STATUS 2
1237 #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1239 /* In response to Start Transfer */
1240 #define DEPEVT_TRANSFER_NO_RESOURCE 1
1241 #define DEPEVT_TRANSFER_BUS_EXPIRY 2
1243 u32 parameters:16;
1245 /* For Command Complete Events */
1246 #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
1247 } __packed;
1250 * struct dwc3_event_devt - Device Events
1251 * @one_bit: indicates this is a non-endpoint event (not used)
1252 * @device_event: indicates it's a device event. Should read as 0x00
1253 * @type: indicates the type of device event.
1254 * 0 - DisconnEvt
1255 * 1 - USBRst
1256 * 2 - ConnectDone
1257 * 3 - ULStChng
1258 * 4 - WkUpEvt
1259 * 5 - Reserved
1260 * 6 - EOPF
1261 * 7 - SOF
1262 * 8 - Reserved
1263 * 9 - ErrticErr
1264 * 10 - CmdCmplt
1265 * 11 - EvntOverflow
1266 * 12 - VndrDevTstRcved
1267 * @reserved15_12: Reserved, not used
1268 * @event_info: Information about this event
1269 * @reserved31_25: Reserved, not used
1271 struct dwc3_event_devt {
1272 u32 one_bit:1;
1273 u32 device_event:7;
1274 u32 type:4;
1275 u32 reserved15_12:4;
1276 u32 event_info:9;
1277 u32 reserved31_25:7;
1278 } __packed;
1281 * struct dwc3_event_gevt - Other Core Events
1282 * @one_bit: indicates this is a non-endpoint event (not used)
1283 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1284 * @phy_port_number: self-explanatory
1285 * @reserved31_12: Reserved, not used.
1287 struct dwc3_event_gevt {
1288 u32 one_bit:1;
1289 u32 device_event:7;
1290 u32 phy_port_number:4;
1291 u32 reserved31_12:20;
1292 } __packed;
1295 * union dwc3_event - representation of Event Buffer contents
1296 * @raw: raw 32-bit event
1297 * @type: the type of the event
1298 * @depevt: Device Endpoint Event
1299 * @devt: Device Event
1300 * @gevt: Global Event
1302 union dwc3_event {
1303 u32 raw;
1304 struct dwc3_event_type type;
1305 struct dwc3_event_depevt depevt;
1306 struct dwc3_event_devt devt;
1307 struct dwc3_event_gevt gevt;
1311 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1312 * parameters
1313 * @param2: third parameter
1314 * @param1: second parameter
1315 * @param0: first parameter
1317 struct dwc3_gadget_ep_cmd_params {
1318 u32 param2;
1319 u32 param1;
1320 u32 param0;
1324 * DWC3 Features to be used as Driver Data
1327 #define DWC3_HAS_PERIPHERAL BIT(0)
1328 #define DWC3_HAS_XHCI BIT(1)
1329 #define DWC3_HAS_OTG BIT(3)
1331 /* prototypes */
1332 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1333 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1334 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1336 /* check whether we are on the DWC_usb3 core */
1337 static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1339 return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1342 /* check whether we are on the DWC_usb31 core */
1343 static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1345 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1348 bool dwc3_has_imod(struct dwc3 *dwc);
1350 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1351 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1353 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1354 int dwc3_host_init(struct dwc3 *dwc);
1355 void dwc3_host_exit(struct dwc3 *dwc);
1356 #else
1357 static inline int dwc3_host_init(struct dwc3 *dwc)
1358 { return 0; }
1359 static inline void dwc3_host_exit(struct dwc3 *dwc)
1361 #endif
1363 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1364 int dwc3_gadget_init(struct dwc3 *dwc);
1365 void dwc3_gadget_exit(struct dwc3 *dwc);
1366 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1367 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1368 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1369 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1370 struct dwc3_gadget_ep_cmd_params *params);
1371 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1372 #else
1373 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1374 { return 0; }
1375 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1377 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1378 { return 0; }
1379 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1380 { return 0; }
1381 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1382 enum dwc3_link_state state)
1383 { return 0; }
1385 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1386 struct dwc3_gadget_ep_cmd_params *params)
1387 { return 0; }
1388 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1389 int cmd, u32 param)
1390 { return 0; }
1391 #endif
1393 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1394 int dwc3_drd_init(struct dwc3 *dwc);
1395 void dwc3_drd_exit(struct dwc3 *dwc);
1396 void dwc3_otg_init(struct dwc3 *dwc);
1397 void dwc3_otg_exit(struct dwc3 *dwc);
1398 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1399 void dwc3_otg_host_init(struct dwc3 *dwc);
1400 #else
1401 static inline int dwc3_drd_init(struct dwc3 *dwc)
1402 { return 0; }
1403 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1405 static inline void dwc3_otg_init(struct dwc3 *dwc)
1407 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1409 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1411 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1413 #endif
1415 /* power management interface */
1416 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1417 int dwc3_gadget_suspend(struct dwc3 *dwc);
1418 int dwc3_gadget_resume(struct dwc3 *dwc);
1419 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1420 #else
1421 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1423 return 0;
1426 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1428 return 0;
1431 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1434 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1436 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1437 int dwc3_ulpi_init(struct dwc3 *dwc);
1438 void dwc3_ulpi_exit(struct dwc3 *dwc);
1439 #else
1440 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1441 { return 0; }
1442 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1444 #endif
1446 #endif /* __DRIVERS_USB_DWC3_CORE_H */