2 * arch/arm/mach-tegra/sleep.S
4 * Copyright (c) 2010-2011, NVIDIA Corporation.
5 * Copyright (c) 2011, Google, Inc.
7 * Author: Colin Cross <ccross@android.com>
8 * Gary King <gking@nvidia.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
25 #include <linux/linkage.h>
27 #include <asm/assembler.h>
28 #include <asm/cache.h>
30 #include <asm/hardware/cache-l2x0.h>
37 #define CLK_RESET_CCLK_BURST 0x20
38 #define CLK_RESET_CCLK_DIVIDER 0x24
40 #if defined(CONFIG_HOTPLUG_CPU) || defined(CONFIG_PM_SLEEP)
42 * tegra_disable_clean_inv_dcache
44 * disable, clean & invalidate the D-cache
46 * Corrupted registers: r1-r3, r6, r8, r9-r11
48 ENTRY(tegra_disable_clean_inv_dcache)
49 stmfd sp!, {r0, r4-r5, r7, r9-r11, lr}
52 /* Disable the D-cache */
53 mrc p15, 0, r2, c1, c0, 0
55 mcr p15, 0, r2, c1, c0, 0
58 /* Flush the D-cache */
59 cmp r0, #TEGRA_FLUSH_CACHE_ALL
60 blne v7_flush_dcache_louis
61 bleq v7_flush_dcache_all
63 /* Trun off coherency */
66 ldmfd sp!, {r0, r4-r5, r7, r9-r11, pc}
67 ENDPROC(tegra_disable_clean_inv_dcache)
70 #ifdef CONFIG_PM_SLEEP
72 * tegra_init_l2_for_a15
74 * set up the correct L2 cache data RAM latency
76 ENTRY(tegra_init_l2_for_a15)
77 mrc p15, 0, r0, c0, c0, 5
79 tst r0, #1 @ only need for cluster 0
82 mrc p15, 0x1, r0, c9, c0, 2
87 mcrne p15, 0x1, r0, c9, c0, 2
91 ENDPROC(tegra_init_l2_for_a15)
94 * tegra_sleep_cpu_finish(unsigned long v2p)
96 * enters suspend in LP2 by turning off the mmu and jumping to
97 * tegra?_tear_down_cpu
99 ENTRY(tegra_sleep_cpu_finish)
101 /* Flush and disable the L1 data cache */
102 mov r0, #TEGRA_FLUSH_CACHE_ALL
103 bl tegra_disable_clean_inv_dcache
106 mov32 r6, tegra_tear_down_cpu
110 mov32 r3, tegra_shut_off_mmu
115 ENDPROC(tegra_sleep_cpu_finish)
120 * r0 = physical address to jump to with mmu off
122 * called with VA=PA mapping
123 * turns off MMU, icache, dcache and branch prediction
125 .align L1_CACHE_SHIFT
126 .pushsection .idmap.text, "ax"
127 ENTRY(tegra_shut_off_mmu)
128 mrc p15, 0, r3, c1, c0, 0
129 movw r2, #CR_I | CR_Z | CR_C | CR_M
132 mcr p15, 0, r3, c1, c0, 0
134 #ifdef CONFIG_CACHE_L2X0
135 /* Disable L2 cache */
136 check_cpu_part_num 0xc09, r9, r10
137 movweq r2, #:lower16:(TEGRA_ARM_PERIF_BASE + 0x3000)
138 movteq r2, #:upper16:(TEGRA_ARM_PERIF_BASE + 0x3000)
140 streq r3, [r2, #L2X0_CTRL]
143 ENDPROC(tegra_shut_off_mmu)
147 * tegra_switch_cpu_to_pllp
149 * In LP2 the normal cpu clock pllx will be turned off. Switch the CPU to pllp
151 ENTRY(tegra_switch_cpu_to_pllp)
152 /* in LP2 idle (SDRAM active), set the CPU burst policy to PLLP */
153 mov32 r5, TEGRA_CLK_RESET_BASE
154 mov r0, #(2 << 28) @ burst policy = run mode
155 orr r0, r0, #(4 << 4) @ use PLLP in run mode burst
156 str r0, [r5, #CLK_RESET_CCLK_BURST]
158 str r0, [r5, #CLK_RESET_CCLK_DIVIDER]
160 ENDPROC(tegra_switch_cpu_to_pllp)