3 Broadcom B43legacy wireless driver
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
6 Stefano Brivio <stefano.brivio@polimi.it>
7 Michael Buesch <m@bues.ch>
8 Danny van Dyk <kugelfang@gentoo.org>
9 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10 Copyright (c) 2007 Larry Finger <Larry.Finger@lwfinger.net>
12 Some parts of the code in this file are derived from the ipw2200
13 driver Copyright(c) 2003 - 2004 Intel Corporation.
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
25 You should have received a copy of the GNU General Public License
26 along with this program; see the file COPYING. If not, write to
27 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
28 Boston, MA 02110-1301, USA.
32 #include <linux/delay.h>
34 #include "b43legacy.h"
41 /* Table for b43legacy_radio_calibrationvalue() */
42 static const u16 rcc_table
[16] = {
43 0x0002, 0x0003, 0x0001, 0x000F,
44 0x0006, 0x0007, 0x0005, 0x000F,
45 0x000A, 0x000B, 0x0009, 0x000F,
46 0x000E, 0x000F, 0x000D, 0x000F,
49 /* Reverse the bits of a 4bit value.
50 * Example: 1101 is flipped 1011
52 static u16
flip_4bit(u16 value
)
56 B43legacy_BUG_ON(!((value
& ~0x000F) == 0x0000));
58 flipped
|= (value
& 0x0001) << 3;
59 flipped
|= (value
& 0x0002) << 1;
60 flipped
|= (value
& 0x0004) >> 1;
61 flipped
|= (value
& 0x0008) >> 3;
66 /* Get the freq, as it has to be written to the device. */
68 u16
channel2freq_bg(u8 channel
)
70 /* Frequencies are given as frequencies_bg[index] + 2.4GHz
71 * Starting with channel 1
73 static const u16 frequencies_bg
[14] = {
80 if (unlikely(channel
< 1 || channel
> 14)) {
81 printk(KERN_INFO
"b43legacy: Channel %d is out of range\n",
87 return frequencies_bg
[channel
- 1];
90 void b43legacy_radio_lock(struct b43legacy_wldev
*dev
)
94 status
= b43legacy_read32(dev
, B43legacy_MMIO_MACCTL
);
95 B43legacy_WARN_ON(status
& B43legacy_MACCTL_RADIOLOCK
);
96 status
|= B43legacy_MACCTL_RADIOLOCK
;
97 b43legacy_write32(dev
, B43legacy_MMIO_MACCTL
, status
);
102 void b43legacy_radio_unlock(struct b43legacy_wldev
*dev
)
106 b43legacy_read16(dev
, B43legacy_MMIO_PHY_VER
); /* dummy read */
107 status
= b43legacy_read32(dev
, B43legacy_MMIO_MACCTL
);
108 B43legacy_WARN_ON(!(status
& B43legacy_MACCTL_RADIOLOCK
));
109 status
&= ~B43legacy_MACCTL_RADIOLOCK
;
110 b43legacy_write32(dev
, B43legacy_MMIO_MACCTL
, status
);
114 u16
b43legacy_radio_read16(struct b43legacy_wldev
*dev
, u16 offset
)
116 struct b43legacy_phy
*phy
= &dev
->phy
;
119 case B43legacy_PHYTYPE_B
:
120 if (phy
->radio_ver
== 0x2053) {
123 else if (offset
< 0x80)
125 } else if (phy
->radio_ver
== 0x2050)
128 B43legacy_WARN_ON(1);
130 case B43legacy_PHYTYPE_G
:
137 b43legacy_write16(dev
, B43legacy_MMIO_RADIO_CONTROL
, offset
);
138 return b43legacy_read16(dev
, B43legacy_MMIO_RADIO_DATA_LOW
);
141 void b43legacy_radio_write16(struct b43legacy_wldev
*dev
, u16 offset
, u16 val
)
143 b43legacy_write16(dev
, B43legacy_MMIO_RADIO_CONTROL
, offset
);
145 b43legacy_write16(dev
, B43legacy_MMIO_RADIO_DATA_LOW
, val
);
148 static void b43legacy_set_all_gains(struct b43legacy_wldev
*dev
,
149 s16 first
, s16 second
, s16 third
)
151 struct b43legacy_phy
*phy
= &dev
->phy
;
164 for (i
= 0; i
< 4; i
++)
165 b43legacy_ilt_write(dev
, offset
+ i
, first
);
167 for (i
= start
; i
< end
; i
++)
168 b43legacy_ilt_write(dev
, offset
+ i
, second
);
171 tmp
= ((u16
)third
<< 14) | ((u16
)third
<< 6);
172 b43legacy_phy_write(dev
, 0x04A0,
173 (b43legacy_phy_read(dev
, 0x04A0) & 0xBFBF)
175 b43legacy_phy_write(dev
, 0x04A1,
176 (b43legacy_phy_read(dev
, 0x04A1) & 0xBFBF)
178 b43legacy_phy_write(dev
, 0x04A2,
179 (b43legacy_phy_read(dev
, 0x04A2) & 0xBFBF)
182 b43legacy_dummy_transmission(dev
);
185 static void b43legacy_set_original_gains(struct b43legacy_wldev
*dev
)
187 struct b43legacy_phy
*phy
= &dev
->phy
;
200 for (i
= 0; i
< 4; i
++) {
202 tmp
|= (i
& 0x0001) << 1;
203 tmp
|= (i
& 0x0002) >> 1;
205 b43legacy_ilt_write(dev
, offset
+ i
, tmp
);
208 for (i
= start
; i
< end
; i
++)
209 b43legacy_ilt_write(dev
, offset
+ i
, i
- start
);
211 b43legacy_phy_write(dev
, 0x04A0,
212 (b43legacy_phy_read(dev
, 0x04A0) & 0xBFBF)
214 b43legacy_phy_write(dev
, 0x04A1,
215 (b43legacy_phy_read(dev
, 0x04A1) & 0xBFBF)
217 b43legacy_phy_write(dev
, 0x04A2,
218 (b43legacy_phy_read(dev
, 0x04A2) & 0xBFBF)
220 b43legacy_dummy_transmission(dev
);
223 /* Synthetic PU workaround */
224 static void b43legacy_synth_pu_workaround(struct b43legacy_wldev
*dev
,
227 struct b43legacy_phy
*phy
= &dev
->phy
;
231 if (phy
->radio_ver
!= 0x2050 || phy
->radio_rev
>= 6)
232 /* We do not need the workaround. */
236 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL
,
237 channel2freq_bg(channel
+ 4));
239 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL
,
240 channel2freq_bg(channel
));
242 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL
,
243 channel2freq_bg(channel
));
246 u8
b43legacy_radio_aci_detect(struct b43legacy_wldev
*dev
, u8 channel
)
248 struct b43legacy_phy
*phy
= &dev
->phy
;
256 saved
= b43legacy_phy_read(dev
, 0x0403);
257 b43legacy_radio_selectchannel(dev
, channel
, 0);
258 b43legacy_phy_write(dev
, 0x0403, (saved
& 0xFFF8) | 5);
259 if (phy
->aci_hw_rssi
)
260 rssi
= b43legacy_phy_read(dev
, 0x048A) & 0x3F;
263 /* clamp temp to signed 5bit */
266 for (i
= 0; i
< 100; i
++) {
267 temp
= (b43legacy_phy_read(dev
, 0x047F) >> 8) & 0x3F;
275 b43legacy_phy_write(dev
, 0x0403, saved
);
280 u8
b43legacy_radio_aci_scan(struct b43legacy_wldev
*dev
)
282 struct b43legacy_phy
*phy
= &dev
->phy
;
284 unsigned int channel
= phy
->channel
;
290 if (!((phy
->type
== B43legacy_PHYTYPE_G
) && (phy
->rev
> 0)))
293 b43legacy_phy_lock(dev
);
294 b43legacy_radio_lock(dev
);
295 b43legacy_phy_write(dev
, 0x0802,
296 b43legacy_phy_read(dev
, 0x0802) & 0xFFFC);
297 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
298 b43legacy_phy_read(dev
, B43legacy_PHY_G_CRS
)
300 b43legacy_set_all_gains(dev
, 3, 8, 1);
302 start
= (channel
- 5 > 0) ? channel
- 5 : 1;
303 end
= (channel
+ 5 < 14) ? channel
+ 5 : 13;
305 for (i
= start
; i
<= end
; i
++) {
306 if (abs(channel
- i
) > 2)
307 ret
[i
-1] = b43legacy_radio_aci_detect(dev
, i
);
309 b43legacy_radio_selectchannel(dev
, channel
, 0);
310 b43legacy_phy_write(dev
, 0x0802,
311 (b43legacy_phy_read(dev
, 0x0802) & 0xFFFC)
313 b43legacy_phy_write(dev
, 0x0403,
314 b43legacy_phy_read(dev
, 0x0403) & 0xFFF8);
315 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
316 b43legacy_phy_read(dev
, B43legacy_PHY_G_CRS
)
318 b43legacy_set_original_gains(dev
);
319 for (i
= 0; i
< 13; i
++) {
322 end
= (i
+ 5 < 13) ? i
+ 5 : 13;
323 for (j
= i
; j
< end
; j
++)
326 b43legacy_radio_unlock(dev
);
327 b43legacy_phy_unlock(dev
);
329 return ret
[channel
- 1];
332 /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
333 void b43legacy_nrssi_hw_write(struct b43legacy_wldev
*dev
, u16 offset
, s16 val
)
335 b43legacy_phy_write(dev
, B43legacy_PHY_NRSSILT_CTRL
, offset
);
337 b43legacy_phy_write(dev
, B43legacy_PHY_NRSSILT_DATA
, (u16
)val
);
340 /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
341 s16
b43legacy_nrssi_hw_read(struct b43legacy_wldev
*dev
, u16 offset
)
345 b43legacy_phy_write(dev
, B43legacy_PHY_NRSSILT_CTRL
, offset
);
346 val
= b43legacy_phy_read(dev
, B43legacy_PHY_NRSSILT_DATA
);
351 /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
352 void b43legacy_nrssi_hw_update(struct b43legacy_wldev
*dev
, u16 val
)
357 for (i
= 0; i
< 64; i
++) {
358 tmp
= b43legacy_nrssi_hw_read(dev
, i
);
360 tmp
= clamp_val(tmp
, -32, 31);
361 b43legacy_nrssi_hw_write(dev
, i
, tmp
);
365 /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
366 void b43legacy_nrssi_mem_update(struct b43legacy_wldev
*dev
)
368 struct b43legacy_phy
*phy
= &dev
->phy
;
373 delta
= 0x1F - phy
->nrssi
[0];
374 for (i
= 0; i
< 64; i
++) {
375 tmp
= (i
- delta
) * phy
->nrssislope
;
378 tmp
= clamp_val(tmp
, 0, 0x3F);
379 phy
->nrssi_lt
[i
] = tmp
;
383 static void b43legacy_calc_nrssi_offset(struct b43legacy_wldev
*dev
)
385 struct b43legacy_phy
*phy
= &dev
->phy
;
386 u16 backup
[20] = { 0 };
391 backup
[0] = b43legacy_phy_read(dev
, 0x0001);
392 backup
[1] = b43legacy_phy_read(dev
, 0x0811);
393 backup
[2] = b43legacy_phy_read(dev
, 0x0812);
394 backup
[3] = b43legacy_phy_read(dev
, 0x0814);
395 backup
[4] = b43legacy_phy_read(dev
, 0x0815);
396 backup
[5] = b43legacy_phy_read(dev
, 0x005A);
397 backup
[6] = b43legacy_phy_read(dev
, 0x0059);
398 backup
[7] = b43legacy_phy_read(dev
, 0x0058);
399 backup
[8] = b43legacy_phy_read(dev
, 0x000A);
400 backup
[9] = b43legacy_phy_read(dev
, 0x0003);
401 backup
[10] = b43legacy_radio_read16(dev
, 0x007A);
402 backup
[11] = b43legacy_radio_read16(dev
, 0x0043);
404 b43legacy_phy_write(dev
, 0x0429,
405 b43legacy_phy_read(dev
, 0x0429) & 0x7FFF);
406 b43legacy_phy_write(dev
, 0x0001,
407 (b43legacy_phy_read(dev
, 0x0001) & 0x3FFF)
409 b43legacy_phy_write(dev
, 0x0811,
410 b43legacy_phy_read(dev
, 0x0811) | 0x000C);
411 b43legacy_phy_write(dev
, 0x0812,
412 (b43legacy_phy_read(dev
, 0x0812) & 0xFFF3)
414 b43legacy_phy_write(dev
, 0x0802,
415 b43legacy_phy_read(dev
, 0x0802) & ~(0x1 | 0x2));
417 backup
[12] = b43legacy_phy_read(dev
, 0x002E);
418 backup
[13] = b43legacy_phy_read(dev
, 0x002F);
419 backup
[14] = b43legacy_phy_read(dev
, 0x080F);
420 backup
[15] = b43legacy_phy_read(dev
, 0x0810);
421 backup
[16] = b43legacy_phy_read(dev
, 0x0801);
422 backup
[17] = b43legacy_phy_read(dev
, 0x0060);
423 backup
[18] = b43legacy_phy_read(dev
, 0x0014);
424 backup
[19] = b43legacy_phy_read(dev
, 0x0478);
426 b43legacy_phy_write(dev
, 0x002E, 0);
427 b43legacy_phy_write(dev
, 0x002F, 0);
428 b43legacy_phy_write(dev
, 0x080F, 0);
429 b43legacy_phy_write(dev
, 0x0810, 0);
430 b43legacy_phy_write(dev
, 0x0478,
431 b43legacy_phy_read(dev
, 0x0478) | 0x0100);
432 b43legacy_phy_write(dev
, 0x0801,
433 b43legacy_phy_read(dev
, 0x0801) | 0x0040);
434 b43legacy_phy_write(dev
, 0x0060,
435 b43legacy_phy_read(dev
, 0x0060) | 0x0040);
436 b43legacy_phy_write(dev
, 0x0014,
437 b43legacy_phy_read(dev
, 0x0014) | 0x0200);
439 b43legacy_radio_write16(dev
, 0x007A,
440 b43legacy_radio_read16(dev
, 0x007A) | 0x0070);
441 b43legacy_radio_write16(dev
, 0x007A,
442 b43legacy_radio_read16(dev
, 0x007A) | 0x0080);
445 v47F
= (s16
)((b43legacy_phy_read(dev
, 0x047F) >> 8) & 0x003F);
449 for (i
= 7; i
>= 4; i
--) {
450 b43legacy_radio_write16(dev
, 0x007B, i
);
452 v47F
= (s16
)((b43legacy_phy_read(dev
, 0x047F) >> 8)
456 if (v47F
< 31 && saved
== 0xFFFF)
462 b43legacy_radio_write16(dev
, 0x007A,
463 b43legacy_radio_read16(dev
, 0x007A)
465 b43legacy_phy_write(dev
, 0x0814,
466 b43legacy_phy_read(dev
, 0x0814) | 0x0001);
467 b43legacy_phy_write(dev
, 0x0815,
468 b43legacy_phy_read(dev
, 0x0815) & 0xFFFE);
469 b43legacy_phy_write(dev
, 0x0811,
470 b43legacy_phy_read(dev
, 0x0811) | 0x000C);
471 b43legacy_phy_write(dev
, 0x0812,
472 b43legacy_phy_read(dev
, 0x0812) | 0x000C);
473 b43legacy_phy_write(dev
, 0x0811,
474 b43legacy_phy_read(dev
, 0x0811) | 0x0030);
475 b43legacy_phy_write(dev
, 0x0812,
476 b43legacy_phy_read(dev
, 0x0812) | 0x0030);
477 b43legacy_phy_write(dev
, 0x005A, 0x0480);
478 b43legacy_phy_write(dev
, 0x0059, 0x0810);
479 b43legacy_phy_write(dev
, 0x0058, 0x000D);
480 if (phy
->analog
== 0)
481 b43legacy_phy_write(dev
, 0x0003, 0x0122);
483 b43legacy_phy_write(dev
, 0x000A,
484 b43legacy_phy_read(dev
, 0x000A)
486 b43legacy_phy_write(dev
, 0x0814,
487 b43legacy_phy_read(dev
, 0x0814) | 0x0004);
488 b43legacy_phy_write(dev
, 0x0815,
489 b43legacy_phy_read(dev
, 0x0815) & 0xFFFB);
490 b43legacy_phy_write(dev
, 0x0003,
491 (b43legacy_phy_read(dev
, 0x0003) & 0xFF9F)
493 b43legacy_radio_write16(dev
, 0x007A,
494 b43legacy_radio_read16(dev
, 0x007A)
496 b43legacy_set_all_gains(dev
, 3, 0, 1);
497 b43legacy_radio_write16(dev
, 0x0043,
498 (b43legacy_radio_read16(dev
, 0x0043)
501 v47F
= (s16
)((b43legacy_phy_read(dev
, 0x047F) >> 8) & 0x003F);
505 for (i
= 0; i
< 4; i
++) {
506 b43legacy_radio_write16(dev
, 0x007B, i
);
508 v47F
= (s16
)((b43legacy_phy_read(dev
, 0x047F) >>
512 if (v47F
> -31 && saved
== 0xFFFF)
520 b43legacy_radio_write16(dev
, 0x007B, saved
);
523 b43legacy_phy_write(dev
, 0x002E, backup
[12]);
524 b43legacy_phy_write(dev
, 0x002F, backup
[13]);
525 b43legacy_phy_write(dev
, 0x080F, backup
[14]);
526 b43legacy_phy_write(dev
, 0x0810, backup
[15]);
528 b43legacy_phy_write(dev
, 0x0814, backup
[3]);
529 b43legacy_phy_write(dev
, 0x0815, backup
[4]);
530 b43legacy_phy_write(dev
, 0x005A, backup
[5]);
531 b43legacy_phy_write(dev
, 0x0059, backup
[6]);
532 b43legacy_phy_write(dev
, 0x0058, backup
[7]);
533 b43legacy_phy_write(dev
, 0x000A, backup
[8]);
534 b43legacy_phy_write(dev
, 0x0003, backup
[9]);
535 b43legacy_radio_write16(dev
, 0x0043, backup
[11]);
536 b43legacy_radio_write16(dev
, 0x007A, backup
[10]);
537 b43legacy_phy_write(dev
, 0x0802,
538 b43legacy_phy_read(dev
, 0x0802) | 0x1 | 0x2);
539 b43legacy_phy_write(dev
, 0x0429,
540 b43legacy_phy_read(dev
, 0x0429) | 0x8000);
541 b43legacy_set_original_gains(dev
);
543 b43legacy_phy_write(dev
, 0x0801, backup
[16]);
544 b43legacy_phy_write(dev
, 0x0060, backup
[17]);
545 b43legacy_phy_write(dev
, 0x0014, backup
[18]);
546 b43legacy_phy_write(dev
, 0x0478, backup
[19]);
548 b43legacy_phy_write(dev
, 0x0001, backup
[0]);
549 b43legacy_phy_write(dev
, 0x0812, backup
[2]);
550 b43legacy_phy_write(dev
, 0x0811, backup
[1]);
553 void b43legacy_calc_nrssi_slope(struct b43legacy_wldev
*dev
)
555 struct b43legacy_phy
*phy
= &dev
->phy
;
556 u16 backup
[18] = { 0 };
562 case B43legacy_PHYTYPE_B
:
563 backup
[0] = b43legacy_radio_read16(dev
, 0x007A);
564 backup
[1] = b43legacy_radio_read16(dev
, 0x0052);
565 backup
[2] = b43legacy_radio_read16(dev
, 0x0043);
566 backup
[3] = b43legacy_phy_read(dev
, 0x0030);
567 backup
[4] = b43legacy_phy_read(dev
, 0x0026);
568 backup
[5] = b43legacy_phy_read(dev
, 0x0015);
569 backup
[6] = b43legacy_phy_read(dev
, 0x002A);
570 backup
[7] = b43legacy_phy_read(dev
, 0x0020);
571 backup
[8] = b43legacy_phy_read(dev
, 0x005A);
572 backup
[9] = b43legacy_phy_read(dev
, 0x0059);
573 backup
[10] = b43legacy_phy_read(dev
, 0x0058);
574 backup
[11] = b43legacy_read16(dev
, 0x03E2);
575 backup
[12] = b43legacy_read16(dev
, 0x03E6);
576 backup
[13] = b43legacy_read16(dev
, B43legacy_MMIO_CHANNEL_EXT
);
578 tmp
= b43legacy_radio_read16(dev
, 0x007A);
579 tmp
&= (phy
->rev
>= 5) ? 0x007F : 0x000F;
580 b43legacy_radio_write16(dev
, 0x007A, tmp
);
581 b43legacy_phy_write(dev
, 0x0030, 0x00FF);
582 b43legacy_write16(dev
, 0x03EC, 0x7F7F);
583 b43legacy_phy_write(dev
, 0x0026, 0x0000);
584 b43legacy_phy_write(dev
, 0x0015,
585 b43legacy_phy_read(dev
, 0x0015) | 0x0020);
586 b43legacy_phy_write(dev
, 0x002A, 0x08A3);
587 b43legacy_radio_write16(dev
, 0x007A,
588 b43legacy_radio_read16(dev
, 0x007A)
591 nrssi0
= (s16
)b43legacy_phy_read(dev
, 0x0027);
592 b43legacy_radio_write16(dev
, 0x007A,
593 b43legacy_radio_read16(dev
, 0x007A)
595 if (phy
->analog
>= 2)
596 b43legacy_write16(dev
, 0x03E6, 0x0040);
597 else if (phy
->analog
== 0)
598 b43legacy_write16(dev
, 0x03E6, 0x0122);
600 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL_EXT
,
601 b43legacy_read16(dev
,
602 B43legacy_MMIO_CHANNEL_EXT
) & 0x2000);
603 b43legacy_phy_write(dev
, 0x0020, 0x3F3F);
604 b43legacy_phy_write(dev
, 0x0015, 0xF330);
605 b43legacy_radio_write16(dev
, 0x005A, 0x0060);
606 b43legacy_radio_write16(dev
, 0x0043,
607 b43legacy_radio_read16(dev
, 0x0043)
609 b43legacy_phy_write(dev
, 0x005A, 0x0480);
610 b43legacy_phy_write(dev
, 0x0059, 0x0810);
611 b43legacy_phy_write(dev
, 0x0058, 0x000D);
614 nrssi1
= (s16
)b43legacy_phy_read(dev
, 0x0027);
615 b43legacy_phy_write(dev
, 0x0030, backup
[3]);
616 b43legacy_radio_write16(dev
, 0x007A, backup
[0]);
617 b43legacy_write16(dev
, 0x03E2, backup
[11]);
618 b43legacy_phy_write(dev
, 0x0026, backup
[4]);
619 b43legacy_phy_write(dev
, 0x0015, backup
[5]);
620 b43legacy_phy_write(dev
, 0x002A, backup
[6]);
621 b43legacy_synth_pu_workaround(dev
, phy
->channel
);
622 if (phy
->analog
!= 0)
623 b43legacy_write16(dev
, 0x03F4, backup
[13]);
625 b43legacy_phy_write(dev
, 0x0020, backup
[7]);
626 b43legacy_phy_write(dev
, 0x005A, backup
[8]);
627 b43legacy_phy_write(dev
, 0x0059, backup
[9]);
628 b43legacy_phy_write(dev
, 0x0058, backup
[10]);
629 b43legacy_radio_write16(dev
, 0x0052, backup
[1]);
630 b43legacy_radio_write16(dev
, 0x0043, backup
[2]);
632 if (nrssi0
== nrssi1
)
633 phy
->nrssislope
= 0x00010000;
635 phy
->nrssislope
= 0x00400000 / (nrssi0
- nrssi1
);
638 phy
->nrssi
[0] = nrssi0
;
639 phy
->nrssi
[1] = nrssi1
;
642 case B43legacy_PHYTYPE_G
:
643 if (phy
->radio_rev
>= 9)
645 if (phy
->radio_rev
== 8)
646 b43legacy_calc_nrssi_offset(dev
);
648 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
649 b43legacy_phy_read(dev
, B43legacy_PHY_G_CRS
)
651 b43legacy_phy_write(dev
, 0x0802,
652 b43legacy_phy_read(dev
, 0x0802) & 0xFFFC);
653 backup
[7] = b43legacy_read16(dev
, 0x03E2);
654 b43legacy_write16(dev
, 0x03E2,
655 b43legacy_read16(dev
, 0x03E2) | 0x8000);
656 backup
[0] = b43legacy_radio_read16(dev
, 0x007A);
657 backup
[1] = b43legacy_radio_read16(dev
, 0x0052);
658 backup
[2] = b43legacy_radio_read16(dev
, 0x0043);
659 backup
[3] = b43legacy_phy_read(dev
, 0x0015);
660 backup
[4] = b43legacy_phy_read(dev
, 0x005A);
661 backup
[5] = b43legacy_phy_read(dev
, 0x0059);
662 backup
[6] = b43legacy_phy_read(dev
, 0x0058);
663 backup
[8] = b43legacy_read16(dev
, 0x03E6);
664 backup
[9] = b43legacy_read16(dev
, B43legacy_MMIO_CHANNEL_EXT
);
666 backup
[10] = b43legacy_phy_read(dev
, 0x002E);
667 backup
[11] = b43legacy_phy_read(dev
, 0x002F);
668 backup
[12] = b43legacy_phy_read(dev
, 0x080F);
669 backup
[13] = b43legacy_phy_read(dev
,
670 B43legacy_PHY_G_LO_CONTROL
);
671 backup
[14] = b43legacy_phy_read(dev
, 0x0801);
672 backup
[15] = b43legacy_phy_read(dev
, 0x0060);
673 backup
[16] = b43legacy_phy_read(dev
, 0x0014);
674 backup
[17] = b43legacy_phy_read(dev
, 0x0478);
675 b43legacy_phy_write(dev
, 0x002E, 0);
676 b43legacy_phy_write(dev
, B43legacy_PHY_G_LO_CONTROL
, 0);
678 case 4: case 6: case 7:
679 b43legacy_phy_write(dev
, 0x0478,
680 b43legacy_phy_read(dev
,
682 b43legacy_phy_write(dev
, 0x0801,
683 b43legacy_phy_read(dev
,
687 b43legacy_phy_write(dev
, 0x0801,
688 b43legacy_phy_read(dev
,
692 b43legacy_phy_write(dev
, 0x0060,
693 b43legacy_phy_read(dev
, 0x0060)
695 b43legacy_phy_write(dev
, 0x0014,
696 b43legacy_phy_read(dev
, 0x0014)
699 b43legacy_radio_write16(dev
, 0x007A,
700 b43legacy_radio_read16(dev
, 0x007A)
702 b43legacy_set_all_gains(dev
, 0, 8, 0);
703 b43legacy_radio_write16(dev
, 0x007A,
704 b43legacy_radio_read16(dev
, 0x007A)
707 b43legacy_phy_write(dev
, 0x0811,
708 (b43legacy_phy_read(dev
, 0x0811)
710 b43legacy_phy_write(dev
, 0x0812,
711 (b43legacy_phy_read(dev
, 0x0812)
714 b43legacy_radio_write16(dev
, 0x007A,
715 b43legacy_radio_read16(dev
, 0x007A)
719 nrssi0
= (s16
)((b43legacy_phy_read(dev
, 0x047F) >> 8) & 0x003F);
720 if (nrssi0
>= 0x0020)
723 b43legacy_radio_write16(dev
, 0x007A,
724 b43legacy_radio_read16(dev
, 0x007A)
726 if (phy
->analog
>= 2)
727 b43legacy_phy_write(dev
, 0x0003,
728 (b43legacy_phy_read(dev
, 0x0003)
731 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL_EXT
,
732 b43legacy_read16(dev
,
733 B43legacy_MMIO_CHANNEL_EXT
) | 0x2000);
734 b43legacy_radio_write16(dev
, 0x007A,
735 b43legacy_radio_read16(dev
, 0x007A)
737 b43legacy_phy_write(dev
, 0x0015, 0xF330);
739 b43legacy_phy_write(dev
, 0x0812,
740 (b43legacy_phy_read(dev
, 0x0812)
742 b43legacy_phy_write(dev
, 0x0811,
743 (b43legacy_phy_read(dev
, 0x0811)
747 b43legacy_set_all_gains(dev
, 3, 0, 1);
748 if (phy
->radio_rev
== 8)
749 b43legacy_radio_write16(dev
, 0x0043, 0x001F);
751 tmp
= b43legacy_radio_read16(dev
, 0x0052) & 0xFF0F;
752 b43legacy_radio_write16(dev
, 0x0052, tmp
| 0x0060);
753 tmp
= b43legacy_radio_read16(dev
, 0x0043) & 0xFFF0;
754 b43legacy_radio_write16(dev
, 0x0043, tmp
| 0x0009);
756 b43legacy_phy_write(dev
, 0x005A, 0x0480);
757 b43legacy_phy_write(dev
, 0x0059, 0x0810);
758 b43legacy_phy_write(dev
, 0x0058, 0x000D);
760 nrssi1
= (s16
)((b43legacy_phy_read(dev
, 0x047F) >> 8) & 0x003F);
761 if (nrssi1
>= 0x0020)
763 if (nrssi0
== nrssi1
)
764 phy
->nrssislope
= 0x00010000;
766 phy
->nrssislope
= 0x00400000 / (nrssi0
- nrssi1
);
768 phy
->nrssi
[0] = nrssi1
;
769 phy
->nrssi
[1] = nrssi0
;
772 b43legacy_phy_write(dev
, 0x002E, backup
[10]);
773 b43legacy_phy_write(dev
, 0x002F, backup
[11]);
774 b43legacy_phy_write(dev
, 0x080F, backup
[12]);
775 b43legacy_phy_write(dev
, B43legacy_PHY_G_LO_CONTROL
,
779 b43legacy_phy_write(dev
, 0x0812,
780 b43legacy_phy_read(dev
, 0x0812)
782 b43legacy_phy_write(dev
, 0x0811,
783 b43legacy_phy_read(dev
, 0x0811)
787 b43legacy_radio_write16(dev
, 0x007A, backup
[0]);
788 b43legacy_radio_write16(dev
, 0x0052, backup
[1]);
789 b43legacy_radio_write16(dev
, 0x0043, backup
[2]);
790 b43legacy_write16(dev
, 0x03E2, backup
[7]);
791 b43legacy_write16(dev
, 0x03E6, backup
[8]);
792 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL_EXT
, backup
[9]);
793 b43legacy_phy_write(dev
, 0x0015, backup
[3]);
794 b43legacy_phy_write(dev
, 0x005A, backup
[4]);
795 b43legacy_phy_write(dev
, 0x0059, backup
[5]);
796 b43legacy_phy_write(dev
, 0x0058, backup
[6]);
797 b43legacy_synth_pu_workaround(dev
, phy
->channel
);
798 b43legacy_phy_write(dev
, 0x0802,
799 b43legacy_phy_read(dev
, 0x0802) | 0x0003);
800 b43legacy_set_original_gains(dev
);
801 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
802 b43legacy_phy_read(dev
, B43legacy_PHY_G_CRS
)
805 b43legacy_phy_write(dev
, 0x0801, backup
[14]);
806 b43legacy_phy_write(dev
, 0x0060, backup
[15]);
807 b43legacy_phy_write(dev
, 0x0014, backup
[16]);
808 b43legacy_phy_write(dev
, 0x0478, backup
[17]);
810 b43legacy_nrssi_mem_update(dev
);
811 b43legacy_calc_nrssi_threshold(dev
);
818 void b43legacy_calc_nrssi_threshold(struct b43legacy_wldev
*dev
)
820 struct b43legacy_phy
*phy
= &dev
->phy
;
828 case B43legacy_PHYTYPE_B
: {
829 if (phy
->radio_ver
!= 0x2050)
831 if (!(dev
->dev
->bus
->sprom
.boardflags_lo
&
835 if (phy
->radio_rev
>= 6) {
836 threshold
= (phy
->nrssi
[1] - phy
->nrssi
[0]) * 32;
837 threshold
+= 20 * (phy
->nrssi
[0] + 1);
840 threshold
= phy
->nrssi
[1] - 5;
842 threshold
= clamp_val(threshold
, 0, 0x3E);
843 b43legacy_phy_read(dev
, 0x0020); /* dummy read */
844 b43legacy_phy_write(dev
, 0x0020, (((u16
)threshold
) << 8)
847 if (phy
->radio_rev
>= 6) {
848 b43legacy_phy_write(dev
, 0x0087, 0x0E0D);
849 b43legacy_phy_write(dev
, 0x0086, 0x0C0B);
850 b43legacy_phy_write(dev
, 0x0085, 0x0A09);
851 b43legacy_phy_write(dev
, 0x0084, 0x0808);
852 b43legacy_phy_write(dev
, 0x0083, 0x0808);
853 b43legacy_phy_write(dev
, 0x0082, 0x0604);
854 b43legacy_phy_write(dev
, 0x0081, 0x0302);
855 b43legacy_phy_write(dev
, 0x0080, 0x0100);
859 case B43legacy_PHYTYPE_G
:
861 !(dev
->dev
->bus
->sprom
.boardflags_lo
&
862 B43legacy_BFL_RSSI
)) {
863 tmp16
= b43legacy_nrssi_hw_read(dev
, 0x20);
867 b43legacy_phy_write(dev
, 0x048A,
868 (b43legacy_phy_read(dev
,
869 0x048A) & 0xF000) | 0x09EB);
871 b43legacy_phy_write(dev
, 0x048A,
872 (b43legacy_phy_read(dev
,
873 0x048A) & 0xF000) | 0x0AED);
875 if (phy
->interfmode
==
876 B43legacy_RADIO_INTERFMODE_NONWLAN
) {
879 } else if (!phy
->aci_wlan_automatic
&&
888 a
= a
* (phy
->nrssi
[1] - phy
->nrssi
[0]);
889 a
+= (phy
->nrssi
[0] << 6);
895 a
= clamp_val(a
, -31, 31);
897 b
= b
* (phy
->nrssi
[1] - phy
->nrssi
[0]);
898 b
+= (phy
->nrssi
[0] << 6);
904 b
= clamp_val(b
, -31, 31);
906 tmp_u16
= b43legacy_phy_read(dev
, 0x048A) & 0xF000;
907 tmp_u16
|= ((u32
)b
& 0x0000003F);
908 tmp_u16
|= (((u32
)a
& 0x0000003F) << 6);
909 b43legacy_phy_write(dev
, 0x048A, tmp_u16
);
917 /* Stack implementation to save/restore values from the
918 * interference mitigation code.
919 * It is save to restore values in random order.
921 static void _stack_save(u32
*_stackptr
, size_t *stackidx
,
922 u8 id
, u16 offset
, u16 value
)
924 u32
*stackptr
= &(_stackptr
[*stackidx
]);
926 B43legacy_WARN_ON(!((offset
& 0xE000) == 0x0000));
927 B43legacy_WARN_ON(!((id
& 0xF8) == 0x00));
929 *stackptr
|= ((u32
)id
) << 13;
930 *stackptr
|= ((u32
)value
) << 16;
932 B43legacy_WARN_ON(!(*stackidx
< B43legacy_INTERFSTACK_SIZE
));
935 static u16
_stack_restore(u32
*stackptr
,
940 B43legacy_WARN_ON(!((offset
& 0xE000) == 0x0000));
941 B43legacy_WARN_ON(!((id
& 0xF8) == 0x00));
942 for (i
= 0; i
< B43legacy_INTERFSTACK_SIZE
; i
++, stackptr
++) {
943 if ((*stackptr
& 0x00001FFF) != offset
)
945 if (((*stackptr
& 0x00007000) >> 13) != id
)
947 return ((*stackptr
& 0xFFFF0000) >> 16);
954 #define phy_stacksave(offset) \
956 _stack_save(stack, &stackidx, 0x1, (offset), \
957 b43legacy_phy_read(dev, (offset))); \
959 #define phy_stackrestore(offset) \
961 b43legacy_phy_write(dev, (offset), \
962 _stack_restore(stack, 0x1, \
965 #define radio_stacksave(offset) \
967 _stack_save(stack, &stackidx, 0x2, (offset), \
968 b43legacy_radio_read16(dev, (offset))); \
970 #define radio_stackrestore(offset) \
972 b43legacy_radio_write16(dev, (offset), \
973 _stack_restore(stack, 0x2, \
976 #define ilt_stacksave(offset) \
978 _stack_save(stack, &stackidx, 0x3, (offset), \
979 b43legacy_ilt_read(dev, (offset))); \
981 #define ilt_stackrestore(offset) \
983 b43legacy_ilt_write(dev, (offset), \
984 _stack_restore(stack, 0x3, \
989 b43legacy_radio_interference_mitigation_enable(struct b43legacy_wldev
*dev
,
992 struct b43legacy_phy
*phy
= &dev
->phy
;
997 u32
*stack
= phy
->interfstack
;
1000 case B43legacy_RADIO_INTERFMODE_NONWLAN
:
1001 if (phy
->rev
!= 1) {
1002 b43legacy_phy_write(dev
, 0x042B,
1003 b43legacy_phy_read(dev
, 0x042B)
1005 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
1006 b43legacy_phy_read(dev
,
1007 B43legacy_PHY_G_CRS
) & ~0x4000);
1010 radio_stacksave(0x0078);
1011 tmp
= (b43legacy_radio_read16(dev
, 0x0078) & 0x001E);
1012 flipped
= flip_4bit(tmp
);
1013 if (flipped
< 10 && flipped
>= 8)
1015 else if (flipped
>= 10)
1017 flipped
= flip_4bit(flipped
);
1018 flipped
= (flipped
<< 1) | 0x0020;
1019 b43legacy_radio_write16(dev
, 0x0078, flipped
);
1021 b43legacy_calc_nrssi_threshold(dev
);
1023 phy_stacksave(0x0406);
1024 b43legacy_phy_write(dev
, 0x0406, 0x7E28);
1026 b43legacy_phy_write(dev
, 0x042B,
1027 b43legacy_phy_read(dev
, 0x042B) | 0x0800);
1028 b43legacy_phy_write(dev
, B43legacy_PHY_RADIO_BITFIELD
,
1029 b43legacy_phy_read(dev
,
1030 B43legacy_PHY_RADIO_BITFIELD
) | 0x1000);
1032 phy_stacksave(0x04A0);
1033 b43legacy_phy_write(dev
, 0x04A0,
1034 (b43legacy_phy_read(dev
, 0x04A0) & 0xC0C0)
1036 phy_stacksave(0x04A1);
1037 b43legacy_phy_write(dev
, 0x04A1,
1038 (b43legacy_phy_read(dev
, 0x04A1) & 0xC0C0)
1040 phy_stacksave(0x04A2);
1041 b43legacy_phy_write(dev
, 0x04A2,
1042 (b43legacy_phy_read(dev
, 0x04A2) & 0xC0C0)
1044 phy_stacksave(0x04A8);
1045 b43legacy_phy_write(dev
, 0x04A8,
1046 (b43legacy_phy_read(dev
, 0x04A8) & 0xC0C0)
1048 phy_stacksave(0x04AB);
1049 b43legacy_phy_write(dev
, 0x04AB,
1050 (b43legacy_phy_read(dev
, 0x04AB) & 0xC0C0)
1053 phy_stacksave(0x04A7);
1054 b43legacy_phy_write(dev
, 0x04A7, 0x0002);
1055 phy_stacksave(0x04A3);
1056 b43legacy_phy_write(dev
, 0x04A3, 0x287A);
1057 phy_stacksave(0x04A9);
1058 b43legacy_phy_write(dev
, 0x04A9, 0x2027);
1059 phy_stacksave(0x0493);
1060 b43legacy_phy_write(dev
, 0x0493, 0x32F5);
1061 phy_stacksave(0x04AA);
1062 b43legacy_phy_write(dev
, 0x04AA, 0x2027);
1063 phy_stacksave(0x04AC);
1064 b43legacy_phy_write(dev
, 0x04AC, 0x32F5);
1066 case B43legacy_RADIO_INTERFMODE_MANUALWLAN
:
1067 if (b43legacy_phy_read(dev
, 0x0033) & 0x0800)
1070 phy
->aci_enable
= true;
1072 phy_stacksave(B43legacy_PHY_RADIO_BITFIELD
);
1073 phy_stacksave(B43legacy_PHY_G_CRS
);
1075 phy_stacksave(0x0406);
1077 phy_stacksave(0x04C0);
1078 phy_stacksave(0x04C1);
1080 phy_stacksave(0x0033);
1081 phy_stacksave(0x04A7);
1082 phy_stacksave(0x04A3);
1083 phy_stacksave(0x04A9);
1084 phy_stacksave(0x04AA);
1085 phy_stacksave(0x04AC);
1086 phy_stacksave(0x0493);
1087 phy_stacksave(0x04A1);
1088 phy_stacksave(0x04A0);
1089 phy_stacksave(0x04A2);
1090 phy_stacksave(0x048A);
1091 phy_stacksave(0x04A8);
1092 phy_stacksave(0x04AB);
1093 if (phy
->rev
== 2) {
1094 phy_stacksave(0x04AD);
1095 phy_stacksave(0x04AE);
1096 } else if (phy
->rev
>= 3) {
1097 phy_stacksave(0x04AD);
1098 phy_stacksave(0x0415);
1099 phy_stacksave(0x0416);
1100 phy_stacksave(0x0417);
1101 ilt_stacksave(0x1A00 + 0x2);
1102 ilt_stacksave(0x1A00 + 0x3);
1104 phy_stacksave(0x042B);
1105 phy_stacksave(0x048C);
1107 b43legacy_phy_write(dev
, B43legacy_PHY_RADIO_BITFIELD
,
1108 b43legacy_phy_read(dev
,
1109 B43legacy_PHY_RADIO_BITFIELD
) & ~0x1000);
1110 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
1111 (b43legacy_phy_read(dev
,
1112 B43legacy_PHY_G_CRS
)
1113 & 0xFFFC) | 0x0002);
1115 b43legacy_phy_write(dev
, 0x0033, 0x0800);
1116 b43legacy_phy_write(dev
, 0x04A3, 0x2027);
1117 b43legacy_phy_write(dev
, 0x04A9, 0x1CA8);
1118 b43legacy_phy_write(dev
, 0x0493, 0x287A);
1119 b43legacy_phy_write(dev
, 0x04AA, 0x1CA8);
1120 b43legacy_phy_write(dev
, 0x04AC, 0x287A);
1122 b43legacy_phy_write(dev
, 0x04A0,
1123 (b43legacy_phy_read(dev
, 0x04A0)
1124 & 0xFFC0) | 0x001A);
1125 b43legacy_phy_write(dev
, 0x04A7, 0x000D);
1128 b43legacy_phy_write(dev
, 0x0406, 0xFF0D);
1129 else if (phy
->rev
== 2) {
1130 b43legacy_phy_write(dev
, 0x04C0, 0xFFFF);
1131 b43legacy_phy_write(dev
, 0x04C1, 0x00A9);
1133 b43legacy_phy_write(dev
, 0x04C0, 0x00C1);
1134 b43legacy_phy_write(dev
, 0x04C1, 0x0059);
1137 b43legacy_phy_write(dev
, 0x04A1,
1138 (b43legacy_phy_read(dev
, 0x04A1)
1139 & 0xC0FF) | 0x1800);
1140 b43legacy_phy_write(dev
, 0x04A1,
1141 (b43legacy_phy_read(dev
, 0x04A1)
1142 & 0xFFC0) | 0x0015);
1143 b43legacy_phy_write(dev
, 0x04A8,
1144 (b43legacy_phy_read(dev
, 0x04A8)
1145 & 0xCFFF) | 0x1000);
1146 b43legacy_phy_write(dev
, 0x04A8,
1147 (b43legacy_phy_read(dev
, 0x04A8)
1148 & 0xF0FF) | 0x0A00);
1149 b43legacy_phy_write(dev
, 0x04AB,
1150 (b43legacy_phy_read(dev
, 0x04AB)
1151 & 0xCFFF) | 0x1000);
1152 b43legacy_phy_write(dev
, 0x04AB,
1153 (b43legacy_phy_read(dev
, 0x04AB)
1154 & 0xF0FF) | 0x0800);
1155 b43legacy_phy_write(dev
, 0x04AB,
1156 (b43legacy_phy_read(dev
, 0x04AB)
1157 & 0xFFCF) | 0x0010);
1158 b43legacy_phy_write(dev
, 0x04AB,
1159 (b43legacy_phy_read(dev
, 0x04AB)
1160 & 0xFFF0) | 0x0005);
1161 b43legacy_phy_write(dev
, 0x04A8,
1162 (b43legacy_phy_read(dev
, 0x04A8)
1163 & 0xFFCF) | 0x0010);
1164 b43legacy_phy_write(dev
, 0x04A8,
1165 (b43legacy_phy_read(dev
, 0x04A8)
1166 & 0xFFF0) | 0x0006);
1167 b43legacy_phy_write(dev
, 0x04A2,
1168 (b43legacy_phy_read(dev
, 0x04A2)
1169 & 0xF0FF) | 0x0800);
1170 b43legacy_phy_write(dev
, 0x04A0,
1171 (b43legacy_phy_read(dev
, 0x04A0)
1172 & 0xF0FF) | 0x0500);
1173 b43legacy_phy_write(dev
, 0x04A2,
1174 (b43legacy_phy_read(dev
, 0x04A2)
1175 & 0xFFF0) | 0x000B);
1177 if (phy
->rev
>= 3) {
1178 b43legacy_phy_write(dev
, 0x048A,
1179 b43legacy_phy_read(dev
, 0x048A)
1181 b43legacy_phy_write(dev
, 0x0415,
1182 (b43legacy_phy_read(dev
, 0x0415)
1183 & 0x8000) | 0x36D8);
1184 b43legacy_phy_write(dev
, 0x0416,
1185 (b43legacy_phy_read(dev
, 0x0416)
1186 & 0x8000) | 0x36D8);
1187 b43legacy_phy_write(dev
, 0x0417,
1188 (b43legacy_phy_read(dev
, 0x0417)
1189 & 0xFE00) | 0x016D);
1191 b43legacy_phy_write(dev
, 0x048A,
1192 b43legacy_phy_read(dev
, 0x048A)
1194 b43legacy_phy_write(dev
, 0x048A,
1195 (b43legacy_phy_read(dev
, 0x048A)
1196 & 0x9FFF) | 0x2000);
1197 tmp32
= b43legacy_shm_read32(dev
, B43legacy_SHM_SHARED
,
1198 B43legacy_UCODEFLAGS_OFFSET
);
1199 if (!(tmp32
& 0x800)) {
1201 b43legacy_shm_write32(dev
, B43legacy_SHM_SHARED
,
1202 B43legacy_UCODEFLAGS_OFFSET
,
1207 b43legacy_phy_write(dev
, 0x042B,
1208 b43legacy_phy_read(dev
, 0x042B)
1210 b43legacy_phy_write(dev
, 0x048C,
1211 (b43legacy_phy_read(dev
, 0x048C)
1212 & 0xF0FF) | 0x0200);
1213 if (phy
->rev
== 2) {
1214 b43legacy_phy_write(dev
, 0x04AE,
1215 (b43legacy_phy_read(dev
, 0x04AE)
1216 & 0xFF00) | 0x007F);
1217 b43legacy_phy_write(dev
, 0x04AD,
1218 (b43legacy_phy_read(dev
, 0x04AD)
1219 & 0x00FF) | 0x1300);
1220 } else if (phy
->rev
>= 6) {
1221 b43legacy_ilt_write(dev
, 0x1A00 + 0x3, 0x007F);
1222 b43legacy_ilt_write(dev
, 0x1A00 + 0x2, 0x007F);
1223 b43legacy_phy_write(dev
, 0x04AD,
1224 b43legacy_phy_read(dev
, 0x04AD)
1227 b43legacy_calc_nrssi_slope(dev
);
1230 B43legacy_BUG_ON(1);
1235 b43legacy_radio_interference_mitigation_disable(struct b43legacy_wldev
*dev
,
1238 struct b43legacy_phy
*phy
= &dev
->phy
;
1240 u32
*stack
= phy
->interfstack
;
1243 case B43legacy_RADIO_INTERFMODE_NONWLAN
:
1244 if (phy
->rev
!= 1) {
1245 b43legacy_phy_write(dev
, 0x042B,
1246 b43legacy_phy_read(dev
, 0x042B)
1248 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
1249 b43legacy_phy_read(dev
,
1250 B43legacy_PHY_G_CRS
) | 0x4000);
1253 phy_stackrestore(0x0078);
1254 b43legacy_calc_nrssi_threshold(dev
);
1255 phy_stackrestore(0x0406);
1256 b43legacy_phy_write(dev
, 0x042B,
1257 b43legacy_phy_read(dev
, 0x042B) & ~0x0800);
1258 if (!dev
->bad_frames_preempt
)
1259 b43legacy_phy_write(dev
, B43legacy_PHY_RADIO_BITFIELD
,
1260 b43legacy_phy_read(dev
,
1261 B43legacy_PHY_RADIO_BITFIELD
)
1263 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
1264 b43legacy_phy_read(dev
, B43legacy_PHY_G_CRS
)
1266 phy_stackrestore(0x04A0);
1267 phy_stackrestore(0x04A1);
1268 phy_stackrestore(0x04A2);
1269 phy_stackrestore(0x04A8);
1270 phy_stackrestore(0x04AB);
1271 phy_stackrestore(0x04A7);
1272 phy_stackrestore(0x04A3);
1273 phy_stackrestore(0x04A9);
1274 phy_stackrestore(0x0493);
1275 phy_stackrestore(0x04AA);
1276 phy_stackrestore(0x04AC);
1278 case B43legacy_RADIO_INTERFMODE_MANUALWLAN
:
1279 if (!(b43legacy_phy_read(dev
, 0x0033) & 0x0800))
1282 phy
->aci_enable
= false;
1284 phy_stackrestore(B43legacy_PHY_RADIO_BITFIELD
);
1285 phy_stackrestore(B43legacy_PHY_G_CRS
);
1286 phy_stackrestore(0x0033);
1287 phy_stackrestore(0x04A3);
1288 phy_stackrestore(0x04A9);
1289 phy_stackrestore(0x0493);
1290 phy_stackrestore(0x04AA);
1291 phy_stackrestore(0x04AC);
1292 phy_stackrestore(0x04A0);
1293 phy_stackrestore(0x04A7);
1294 if (phy
->rev
>= 2) {
1295 phy_stackrestore(0x04C0);
1296 phy_stackrestore(0x04C1);
1298 phy_stackrestore(0x0406);
1299 phy_stackrestore(0x04A1);
1300 phy_stackrestore(0x04AB);
1301 phy_stackrestore(0x04A8);
1302 if (phy
->rev
== 2) {
1303 phy_stackrestore(0x04AD);
1304 phy_stackrestore(0x04AE);
1305 } else if (phy
->rev
>= 3) {
1306 phy_stackrestore(0x04AD);
1307 phy_stackrestore(0x0415);
1308 phy_stackrestore(0x0416);
1309 phy_stackrestore(0x0417);
1310 ilt_stackrestore(0x1A00 + 0x2);
1311 ilt_stackrestore(0x1A00 + 0x3);
1313 phy_stackrestore(0x04A2);
1314 phy_stackrestore(0x04A8);
1315 phy_stackrestore(0x042B);
1316 phy_stackrestore(0x048C);
1317 tmp32
= b43legacy_shm_read32(dev
, B43legacy_SHM_SHARED
,
1318 B43legacy_UCODEFLAGS_OFFSET
);
1319 if (tmp32
& 0x800) {
1321 b43legacy_shm_write32(dev
, B43legacy_SHM_SHARED
,
1322 B43legacy_UCODEFLAGS_OFFSET
,
1325 b43legacy_calc_nrssi_slope(dev
);
1328 B43legacy_BUG_ON(1);
1332 #undef phy_stacksave
1333 #undef phy_stackrestore
1334 #undef radio_stacksave
1335 #undef radio_stackrestore
1336 #undef ilt_stacksave
1337 #undef ilt_stackrestore
1339 int b43legacy_radio_set_interference_mitigation(struct b43legacy_wldev
*dev
,
1342 struct b43legacy_phy
*phy
= &dev
->phy
;
1345 if ((phy
->type
!= B43legacy_PHYTYPE_G
) ||
1346 (phy
->rev
== 0) || (!phy
->gmode
))
1349 phy
->aci_wlan_automatic
= false;
1351 case B43legacy_RADIO_INTERFMODE_AUTOWLAN
:
1352 phy
->aci_wlan_automatic
= true;
1353 if (phy
->aci_enable
)
1354 mode
= B43legacy_RADIO_INTERFMODE_MANUALWLAN
;
1356 mode
= B43legacy_RADIO_INTERFMODE_NONE
;
1358 case B43legacy_RADIO_INTERFMODE_NONE
:
1359 case B43legacy_RADIO_INTERFMODE_NONWLAN
:
1360 case B43legacy_RADIO_INTERFMODE_MANUALWLAN
:
1366 currentmode
= phy
->interfmode
;
1367 if (currentmode
== mode
)
1369 if (currentmode
!= B43legacy_RADIO_INTERFMODE_NONE
)
1370 b43legacy_radio_interference_mitigation_disable(dev
,
1373 if (mode
== B43legacy_RADIO_INTERFMODE_NONE
) {
1374 phy
->aci_enable
= false;
1375 phy
->aci_hw_rssi
= false;
1377 b43legacy_radio_interference_mitigation_enable(dev
, mode
);
1378 phy
->interfmode
= mode
;
1383 u16
b43legacy_radio_calibrationvalue(struct b43legacy_wldev
*dev
)
1389 reg
= b43legacy_radio_read16(dev
, 0x0060);
1390 index
= (reg
& 0x001E) >> 1;
1391 ret
= rcc_table
[index
] << 1;
1392 ret
|= (reg
& 0x0001);
1398 #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
1399 static u16
b43legacy_get_812_value(struct b43legacy_wldev
*dev
, u8 lpd
)
1401 struct b43legacy_phy
*phy
= &dev
->phy
;
1403 u16 adj_loopback_gain
= phy
->loopback_gain
[0];
1405 u16 extern_lna_control
;
1409 if (!has_loopback_gain(phy
)) {
1410 if (phy
->rev
< 7 || !(dev
->dev
->bus
->sprom
.boardflags_lo
1411 & B43legacy_BFL_EXTLNA
)) {
1422 B43legacy_BUG_ON(1);
1435 B43legacy_BUG_ON(1);
1439 if (phy
->radio_rev
== 8)
1440 adj_loopback_gain
+= 0x003E;
1442 adj_loopback_gain
+= 0x0026;
1443 if (adj_loopback_gain
>= 0x46) {
1444 adj_loopback_gain
-= 0x46;
1445 extern_lna_control
= 0x3000;
1446 } else if (adj_loopback_gain
>= 0x3A) {
1447 adj_loopback_gain
-= 0x3A;
1448 extern_lna_control
= 0x2000;
1449 } else if (adj_loopback_gain
>= 0x2E) {
1450 adj_loopback_gain
-= 0x2E;
1451 extern_lna_control
= 0x1000;
1453 adj_loopback_gain
-= 0x10;
1454 extern_lna_control
= 0x0000;
1456 for (loop
= 0; loop
< 16; loop
++) {
1457 u16 tmp
= adj_loopback_gain
- 6 * loop
;
1462 loop_or
= (loop
<< 8) | extern_lna_control
;
1463 if (phy
->rev
>= 7 && dev
->dev
->bus
->sprom
.boardflags_lo
1464 & B43legacy_BFL_EXTLNA
) {
1465 if (extern_lna_control
)
1471 return (0x8092 | loop_or
);
1473 return (0x2092 | loop_or
);
1475 return (0x2093 | loop_or
);
1477 B43legacy_BUG_ON(1);
1485 return (0x0092 | loop_or
);
1487 return (0x0093 | loop_or
);
1489 B43legacy_BUG_ON(1);
1496 u16
b43legacy_radio_init2050(struct b43legacy_wldev
*dev
)
1498 struct b43legacy_phy
*phy
= &dev
->phy
;
1499 u16 backup
[21] = { 0 };
1506 backup
[0] = b43legacy_radio_read16(dev
, 0x0043);
1507 backup
[14] = b43legacy_radio_read16(dev
, 0x0051);
1508 backup
[15] = b43legacy_radio_read16(dev
, 0x0052);
1509 backup
[1] = b43legacy_phy_read(dev
, 0x0015);
1510 backup
[16] = b43legacy_phy_read(dev
, 0x005A);
1511 backup
[17] = b43legacy_phy_read(dev
, 0x0059);
1512 backup
[18] = b43legacy_phy_read(dev
, 0x0058);
1513 if (phy
->type
== B43legacy_PHYTYPE_B
) {
1514 backup
[2] = b43legacy_phy_read(dev
, 0x0030);
1515 backup
[3] = b43legacy_read16(dev
, 0x03EC);
1516 b43legacy_phy_write(dev
, 0x0030, 0x00FF);
1517 b43legacy_write16(dev
, 0x03EC, 0x3F3F);
1520 backup
[4] = b43legacy_phy_read(dev
, 0x0811);
1521 backup
[5] = b43legacy_phy_read(dev
, 0x0812);
1522 backup
[6] = b43legacy_phy_read(dev
, 0x0814);
1523 backup
[7] = b43legacy_phy_read(dev
, 0x0815);
1524 backup
[8] = b43legacy_phy_read(dev
,
1525 B43legacy_PHY_G_CRS
);
1526 backup
[9] = b43legacy_phy_read(dev
, 0x0802);
1527 b43legacy_phy_write(dev
, 0x0814,
1528 (b43legacy_phy_read(dev
, 0x0814)
1530 b43legacy_phy_write(dev
, 0x0815,
1531 (b43legacy_phy_read(dev
, 0x0815)
1533 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
1534 (b43legacy_phy_read(dev
,
1535 B43legacy_PHY_G_CRS
) & 0x7FFF));
1536 b43legacy_phy_write(dev
, 0x0802,
1537 (b43legacy_phy_read(dev
, 0x0802)
1539 if (phy
->rev
> 1) { /* loopback gain enabled */
1540 backup
[19] = b43legacy_phy_read(dev
, 0x080F);
1541 backup
[20] = b43legacy_phy_read(dev
, 0x0810);
1543 b43legacy_phy_write(dev
, 0x080F,
1546 b43legacy_phy_write(dev
, 0x080F,
1548 b43legacy_phy_write(dev
, 0x0810, 0x0000);
1550 b43legacy_phy_write(dev
, 0x0812,
1551 b43legacy_get_812_value(dev
,
1554 !(dev
->dev
->bus
->sprom
.boardflags_lo
1555 & B43legacy_BFL_EXTLNA
))
1556 b43legacy_phy_write(dev
, 0x0811, 0x01B3);
1558 b43legacy_phy_write(dev
, 0x0811, 0x09B3);
1561 b43legacy_write16(dev
, B43legacy_MMIO_PHY_RADIO
,
1562 (b43legacy_read16(dev
, B43legacy_MMIO_PHY_RADIO
)
1564 backup
[10] = b43legacy_phy_read(dev
, 0x0035);
1565 b43legacy_phy_write(dev
, 0x0035,
1566 (b43legacy_phy_read(dev
, 0x0035) & 0xFF7F));
1567 backup
[11] = b43legacy_read16(dev
, 0x03E6);
1568 backup
[12] = b43legacy_read16(dev
, B43legacy_MMIO_CHANNEL_EXT
);
1570 /* Initialization */
1571 if (phy
->analog
== 0)
1572 b43legacy_write16(dev
, 0x03E6, 0x0122);
1574 if (phy
->analog
>= 2)
1575 b43legacy_phy_write(dev
, 0x0003,
1576 (b43legacy_phy_read(dev
, 0x0003)
1577 & 0xFFBF) | 0x0040);
1578 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL_EXT
,
1579 (b43legacy_read16(dev
,
1580 B43legacy_MMIO_CHANNEL_EXT
) | 0x2000));
1583 ret
= b43legacy_radio_calibrationvalue(dev
);
1585 if (phy
->type
== B43legacy_PHYTYPE_B
)
1586 b43legacy_radio_write16(dev
, 0x0078, 0x0026);
1589 b43legacy_phy_write(dev
, 0x0812,
1590 b43legacy_get_812_value(dev
,
1592 b43legacy_phy_write(dev
, 0x0015, 0xBFAF);
1593 b43legacy_phy_write(dev
, 0x002B, 0x1403);
1595 b43legacy_phy_write(dev
, 0x0812,
1596 b43legacy_get_812_value(dev
,
1598 b43legacy_phy_write(dev
, 0x0015, 0xBFA0);
1599 b43legacy_radio_write16(dev
, 0x0051,
1600 (b43legacy_radio_read16(dev
, 0x0051)
1602 if (phy
->radio_rev
== 8)
1603 b43legacy_radio_write16(dev
, 0x0043, 0x001F);
1605 b43legacy_radio_write16(dev
, 0x0052, 0x0000);
1606 b43legacy_radio_write16(dev
, 0x0043,
1607 (b43legacy_radio_read16(dev
, 0x0043)
1608 & 0xFFF0) | 0x0009);
1610 b43legacy_phy_write(dev
, 0x0058, 0x0000);
1612 for (i
= 0; i
< 16; i
++) {
1613 b43legacy_phy_write(dev
, 0x005A, 0x0480);
1614 b43legacy_phy_write(dev
, 0x0059, 0xC810);
1615 b43legacy_phy_write(dev
, 0x0058, 0x000D);
1617 b43legacy_phy_write(dev
, 0x0812,
1618 b43legacy_get_812_value(dev
,
1620 b43legacy_phy_write(dev
, 0x0015, 0xAFB0);
1623 b43legacy_phy_write(dev
, 0x0812,
1624 b43legacy_get_812_value(dev
,
1626 b43legacy_phy_write(dev
, 0x0015, 0xEFB0);
1629 b43legacy_phy_write(dev
, 0x0812,
1630 b43legacy_get_812_value(dev
,
1632 b43legacy_phy_write(dev
, 0x0015, 0xFFF0);
1634 tmp1
+= b43legacy_phy_read(dev
, 0x002D);
1635 b43legacy_phy_write(dev
, 0x0058, 0x0000);
1637 b43legacy_phy_write(dev
, 0x0812,
1638 b43legacy_get_812_value(dev
,
1640 b43legacy_phy_write(dev
, 0x0015, 0xAFB0);
1646 b43legacy_phy_write(dev
, 0x0058, 0x0000);
1648 for (i
= 0; i
< 16; i
++) {
1649 b43legacy_radio_write16(dev
, 0x0078, (flip_4bit(i
) << 1)
1651 backup
[13] = b43legacy_radio_read16(dev
, 0x0078);
1653 for (j
= 0; j
< 16; j
++) {
1654 b43legacy_phy_write(dev
, 0x005A, 0x0D80);
1655 b43legacy_phy_write(dev
, 0x0059, 0xC810);
1656 b43legacy_phy_write(dev
, 0x0058, 0x000D);
1658 b43legacy_phy_write(dev
, 0x0812,
1659 b43legacy_get_812_value(dev
,
1661 b43legacy_phy_write(dev
, 0x0015, 0xAFB0);
1664 b43legacy_phy_write(dev
, 0x0812,
1665 b43legacy_get_812_value(dev
,
1667 b43legacy_phy_write(dev
, 0x0015, 0xEFB0);
1670 b43legacy_phy_write(dev
, 0x0812,
1671 b43legacy_get_812_value(dev
,
1673 b43legacy_phy_write(dev
, 0x0015, 0xFFF0);
1675 tmp2
+= b43legacy_phy_read(dev
, 0x002D);
1676 b43legacy_phy_write(dev
, 0x0058, 0x0000);
1678 b43legacy_phy_write(dev
, 0x0812,
1679 b43legacy_get_812_value(dev
,
1681 b43legacy_phy_write(dev
, 0x0015, 0xAFB0);
1689 /* Restore the registers */
1690 b43legacy_phy_write(dev
, 0x0015, backup
[1]);
1691 b43legacy_radio_write16(dev
, 0x0051, backup
[14]);
1692 b43legacy_radio_write16(dev
, 0x0052, backup
[15]);
1693 b43legacy_radio_write16(dev
, 0x0043, backup
[0]);
1694 b43legacy_phy_write(dev
, 0x005A, backup
[16]);
1695 b43legacy_phy_write(dev
, 0x0059, backup
[17]);
1696 b43legacy_phy_write(dev
, 0x0058, backup
[18]);
1697 b43legacy_write16(dev
, 0x03E6, backup
[11]);
1698 if (phy
->analog
!= 0)
1699 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL_EXT
, backup
[12]);
1700 b43legacy_phy_write(dev
, 0x0035, backup
[10]);
1701 b43legacy_radio_selectchannel(dev
, phy
->channel
, 1);
1702 if (phy
->type
== B43legacy_PHYTYPE_B
) {
1703 b43legacy_phy_write(dev
, 0x0030, backup
[2]);
1704 b43legacy_write16(dev
, 0x03EC, backup
[3]);
1707 b43legacy_write16(dev
, B43legacy_MMIO_PHY_RADIO
,
1708 (b43legacy_read16(dev
,
1709 B43legacy_MMIO_PHY_RADIO
) & 0x7FFF));
1710 b43legacy_phy_write(dev
, 0x0811, backup
[4]);
1711 b43legacy_phy_write(dev
, 0x0812, backup
[5]);
1712 b43legacy_phy_write(dev
, 0x0814, backup
[6]);
1713 b43legacy_phy_write(dev
, 0x0815, backup
[7]);
1714 b43legacy_phy_write(dev
, B43legacy_PHY_G_CRS
,
1716 b43legacy_phy_write(dev
, 0x0802, backup
[9]);
1718 b43legacy_phy_write(dev
, 0x080F, backup
[19]);
1719 b43legacy_phy_write(dev
, 0x0810, backup
[20]);
1730 u16
freq_r3A_value(u16 frequency
)
1734 if (frequency
< 5091)
1736 else if (frequency
< 5321)
1738 else if (frequency
< 5806)
1746 int b43legacy_radio_selectchannel(struct b43legacy_wldev
*dev
,
1748 int synthetic_pu_workaround
)
1750 struct b43legacy_phy
*phy
= &dev
->phy
;
1752 if (channel
== 0xFF) {
1753 switch (phy
->type
) {
1754 case B43legacy_PHYTYPE_B
:
1755 case B43legacy_PHYTYPE_G
:
1756 channel
= B43legacy_RADIO_DEFAULT_CHANNEL_BG
;
1759 B43legacy_WARN_ON(1);
1763 /* TODO: Check if channel is valid - return -EINVAL if not */
1764 if (synthetic_pu_workaround
)
1765 b43legacy_synth_pu_workaround(dev
, channel
);
1767 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL
,
1768 channel2freq_bg(channel
));
1770 if (channel
== 14) {
1771 if (dev
->dev
->bus
->sprom
.country_code
== 5) /* JAPAN) */
1772 b43legacy_shm_write32(dev
, B43legacy_SHM_SHARED
,
1773 B43legacy_UCODEFLAGS_OFFSET
,
1774 b43legacy_shm_read32(dev
,
1775 B43legacy_SHM_SHARED
,
1776 B43legacy_UCODEFLAGS_OFFSET
)
1779 b43legacy_shm_write32(dev
, B43legacy_SHM_SHARED
,
1780 B43legacy_UCODEFLAGS_OFFSET
,
1781 b43legacy_shm_read32(dev
,
1782 B43legacy_SHM_SHARED
,
1783 B43legacy_UCODEFLAGS_OFFSET
)
1785 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL_EXT
,
1786 b43legacy_read16(dev
,
1787 B43legacy_MMIO_CHANNEL_EXT
) | (1 << 11));
1789 b43legacy_write16(dev
, B43legacy_MMIO_CHANNEL_EXT
,
1790 b43legacy_read16(dev
,
1791 B43legacy_MMIO_CHANNEL_EXT
) & 0xF7BF);
1793 phy
->channel
= channel
;
1794 /*XXX: Using the longer of 2 timeouts (8000 vs 2000 usecs). Specs states
1795 * that 2000 usecs might suffice. */
1801 void b43legacy_radio_set_txantenna(struct b43legacy_wldev
*dev
, u32 val
)
1806 tmp
= b43legacy_shm_read16(dev
, B43legacy_SHM_SHARED
, 0x0022) & 0xFCFF;
1807 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x0022, tmp
| val
);
1808 tmp
= b43legacy_shm_read16(dev
, B43legacy_SHM_SHARED
, 0x03A8) & 0xFCFF;
1809 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x03A8, tmp
| val
);
1810 tmp
= b43legacy_shm_read16(dev
, B43legacy_SHM_SHARED
, 0x0054) & 0xFCFF;
1811 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x0054, tmp
| val
);
1814 /* http://bcm-specs.sipsolutions.net/TX_Gain_Base_Band */
1815 static u16
b43legacy_get_txgain_base_band(u16 txpower
)
1819 B43legacy_WARN_ON(txpower
> 63);
1823 else if (txpower
>= 49)
1825 else if (txpower
>= 44)
1833 /* http://bcm-specs.sipsolutions.net/TX_Gain_Radio_Frequency_Power_Amplifier */
1834 static u16
b43legacy_get_txgain_freq_power_amp(u16 txpower
)
1838 B43legacy_WARN_ON(txpower
> 63);
1842 else if (txpower
>= 25)
1844 else if (txpower
>= 20)
1846 else if (txpower
>= 12)
1854 /* http://bcm-specs.sipsolutions.net/TX_Gain_Digital_Analog_Converter */
1855 static u16
b43legacy_get_txgain_dac(u16 txpower
)
1859 B43legacy_WARN_ON(txpower
> 63);
1863 else if (txpower
>= 49)
1865 else if (txpower
>= 44)
1867 else if (txpower
>= 32)
1869 else if (txpower
>= 25)
1871 else if (txpower
>= 20)
1873 else if (txpower
>= 12)
1881 void b43legacy_radio_set_txpower_a(struct b43legacy_wldev
*dev
, u16 txpower
)
1883 struct b43legacy_phy
*phy
= &dev
->phy
;
1889 txpower
= clamp_val(txpower
, 0, 63);
1891 pamp
= b43legacy_get_txgain_freq_power_amp(txpower
);
1894 b43legacy_phy_write(dev
, 0x0019, pamp
);
1896 base
= b43legacy_get_txgain_base_band(txpower
);
1898 b43legacy_phy_write(dev
, 0x0017, base
| 0x0020);
1900 ilt
= b43legacy_ilt_read(dev
, 0x3001);
1903 dac
= b43legacy_get_txgain_dac(txpower
);
1907 b43legacy_ilt_write(dev
, 0x3001, dac
);
1909 phy
->txpwr_offset
= txpower
;
1911 /* TODO: FuncPlaceholder (Adjust BB loft cancel) */
1914 void b43legacy_radio_set_txpower_bg(struct b43legacy_wldev
*dev
,
1915 u16 baseband_attenuation
,
1916 u16 radio_attenuation
,
1919 struct b43legacy_phy
*phy
= &dev
->phy
;
1921 if (baseband_attenuation
== 0xFFFF)
1922 baseband_attenuation
= phy
->bbatt
;
1923 if (radio_attenuation
== 0xFFFF)
1924 radio_attenuation
= phy
->rfatt
;
1925 if (txpower
== 0xFFFF)
1926 txpower
= phy
->txctl1
;
1927 phy
->bbatt
= baseband_attenuation
;
1928 phy
->rfatt
= radio_attenuation
;
1929 phy
->txctl1
= txpower
;
1931 B43legacy_WARN_ON(baseband_attenuation
> 11);
1932 if (phy
->radio_rev
< 6)
1933 B43legacy_WARN_ON(radio_attenuation
> 9);
1935 B43legacy_WARN_ON(radio_attenuation
> 31);
1936 B43legacy_WARN_ON(txpower
> 7);
1938 b43legacy_phy_set_baseband_attenuation(dev
, baseband_attenuation
);
1939 b43legacy_radio_write16(dev
, 0x0043, radio_attenuation
);
1940 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x0064,
1942 if (phy
->radio_ver
== 0x2050)
1943 b43legacy_radio_write16(dev
, 0x0052,
1944 (b43legacy_radio_read16(dev
, 0x0052)
1945 & ~0x0070) | ((txpower
<< 4) & 0x0070));
1946 /* FIXME: The spec is very weird and unclear here. */
1947 if (phy
->type
== B43legacy_PHYTYPE_G
)
1948 b43legacy_phy_lo_adjust(dev
, 0);
1951 u16
b43legacy_default_baseband_attenuation(struct b43legacy_wldev
*dev
)
1953 struct b43legacy_phy
*phy
= &dev
->phy
;
1955 if (phy
->radio_ver
== 0x2050 && phy
->radio_rev
< 6)
1960 u16
b43legacy_default_radio_attenuation(struct b43legacy_wldev
*dev
)
1962 struct b43legacy_phy
*phy
= &dev
->phy
;
1965 switch (phy
->radio_ver
) {
1967 switch (phy
->radio_rev
) {
1974 switch (phy
->radio_rev
) {
1979 if (phy
->type
== B43legacy_PHYTYPE_G
) {
1980 if (is_bcm_board_vendor(dev
) &&
1981 dev
->dev
->bus
->boardinfo
.type
== 0x421 &&
1982 dev
->dev
->bus
->sprom
.board_rev
>= 30)
1984 else if (is_bcm_board_vendor(dev
) &&
1985 dev
->dev
->bus
->boardinfo
.type
== 0x416)
1990 if (is_bcm_board_vendor(dev
) &&
1991 dev
->dev
->bus
->boardinfo
.type
== 0x421 &&
1992 dev
->dev
->bus
->sprom
.board_rev
>= 30)
1999 if (phy
->type
== B43legacy_PHYTYPE_G
) {
2000 if (is_bcm_board_vendor(dev
) &&
2001 dev
->dev
->bus
->boardinfo
.type
== 0x421 &&
2002 dev
->dev
->bus
->sprom
.board_rev
>= 30)
2004 else if (is_bcm_board_vendor(dev
) &&
2005 dev
->dev
->bus
->boardinfo
.type
==
2008 else if (dev
->dev
->bus
->chip_id
== 0x4320)
2034 if (is_bcm_board_vendor(dev
) &&
2035 dev
->dev
->bus
->boardinfo
.type
== 0x421) {
2036 if (dev
->dev
->bus
->sprom
.board_rev
< 0x43)
2038 else if (dev
->dev
->bus
->sprom
.board_rev
< 0x51)
2047 u16
b43legacy_default_txctl1(struct b43legacy_wldev
*dev
)
2049 struct b43legacy_phy
*phy
= &dev
->phy
;
2051 if (phy
->radio_ver
!= 0x2050)
2053 if (phy
->radio_rev
== 1)
2055 if (phy
->radio_rev
< 6)
2057 if (phy
->radio_rev
== 8)
2062 void b43legacy_radio_turn_on(struct b43legacy_wldev
*dev
)
2064 struct b43legacy_phy
*phy
= &dev
->phy
;
2073 switch (phy
->type
) {
2074 case B43legacy_PHYTYPE_B
:
2075 case B43legacy_PHYTYPE_G
:
2076 b43legacy_phy_write(dev
, 0x0015, 0x8000);
2077 b43legacy_phy_write(dev
, 0x0015, 0xCC00);
2078 b43legacy_phy_write(dev
, 0x0015,
2079 (phy
->gmode
? 0x00C0 : 0x0000));
2080 if (phy
->radio_off_context
.valid
) {
2081 /* Restore the RFover values. */
2082 b43legacy_phy_write(dev
, B43legacy_PHY_RFOVER
,
2083 phy
->radio_off_context
.rfover
);
2084 b43legacy_phy_write(dev
, B43legacy_PHY_RFOVERVAL
,
2085 phy
->radio_off_context
.rfoverval
);
2086 phy
->radio_off_context
.valid
= false;
2088 channel
= phy
->channel
;
2089 err
= b43legacy_radio_selectchannel(dev
,
2090 B43legacy_RADIO_DEFAULT_CHANNEL_BG
, 1);
2091 err
|= b43legacy_radio_selectchannel(dev
, channel
, 0);
2092 B43legacy_WARN_ON(err
);
2095 B43legacy_BUG_ON(1);
2097 phy
->radio_on
= true;
2100 void b43legacy_radio_turn_off(struct b43legacy_wldev
*dev
, bool force
)
2102 struct b43legacy_phy
*phy
= &dev
->phy
;
2104 if (!phy
->radio_on
&& !force
)
2107 if (phy
->type
== B43legacy_PHYTYPE_G
&& dev
->dev
->id
.revision
>= 5) {
2108 u16 rfover
, rfoverval
;
2110 rfover
= b43legacy_phy_read(dev
, B43legacy_PHY_RFOVER
);
2111 rfoverval
= b43legacy_phy_read(dev
, B43legacy_PHY_RFOVERVAL
);
2113 phy
->radio_off_context
.rfover
= rfover
;
2114 phy
->radio_off_context
.rfoverval
= rfoverval
;
2115 phy
->radio_off_context
.valid
= true;
2117 b43legacy_phy_write(dev
, B43legacy_PHY_RFOVER
, rfover
| 0x008C);
2118 b43legacy_phy_write(dev
, B43legacy_PHY_RFOVERVAL
,
2119 rfoverval
& 0xFF73);
2121 b43legacy_phy_write(dev
, 0x0015, 0xAA00);
2122 phy
->radio_on
= false;
2123 b43legacydbg(dev
->wl
, "Radio initialized\n");
2126 void b43legacy_radio_clear_tssi(struct b43legacy_wldev
*dev
)
2128 struct b43legacy_phy
*phy
= &dev
->phy
;
2130 switch (phy
->type
) {
2131 case B43legacy_PHYTYPE_B
:
2132 case B43legacy_PHYTYPE_G
:
2133 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x0058,
2135 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x005a,
2137 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x0070,
2139 b43legacy_shm_write16(dev
, B43legacy_SHM_SHARED
, 0x0072,