2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2007 by Ralf Baechle
7 * Copyright (C) 2009, 2012 Cavium, Inc.
9 #include <linux/clocksource.h>
10 #include <linux/export.h>
11 #include <linux/init.h>
12 #include <linux/smp.h>
14 #include <asm/cpu-info.h>
15 #include <asm/cpu-type.h>
18 #include <asm/octeon/octeon.h>
19 #include <asm/octeon/cvmx-ipd-defs.h>
20 #include <asm/octeon/cvmx-mio-defs.h>
21 #include <asm/octeon/cvmx-rst-defs.h>
22 #include <asm/octeon/cvmx-fpa-defs.h>
27 static u64 octeon_udelay_factor
;
28 static u64 octeon_ndelay_factor
;
30 void __init
octeon_setup_delays(void)
32 octeon_udelay_factor
= octeon_get_clock_rate() / 1000000;
34 * For __ndelay we divide by 2^16, so the factor is multiplied
37 octeon_ndelay_factor
= (octeon_udelay_factor
* 0x10000ull
) / 1000ull;
39 preset_lpj
= octeon_get_clock_rate() / HZ
;
41 if (current_cpu_type() == CPU_CAVIUM_OCTEON2
) {
42 union cvmx_mio_rst_boot rst_boot
;
44 rst_boot
.u64
= cvmx_read_csr(CVMX_MIO_RST_BOOT
);
45 rdiv
= rst_boot
.s
.c_mul
; /* CPU clock */
46 sdiv
= rst_boot
.s
.pnr_mul
; /* I/O clock */
47 f
= (0x8000000000000000ull
/ sdiv
) * 2;
48 } else if (current_cpu_type() == CPU_CAVIUM_OCTEON3
) {
49 union cvmx_rst_boot rst_boot
;
51 rst_boot
.u64
= cvmx_read_csr(CVMX_RST_BOOT
);
52 rdiv
= rst_boot
.s
.c_mul
; /* CPU clock */
53 sdiv
= rst_boot
.s
.pnr_mul
; /* I/O clock */
54 f
= (0x8000000000000000ull
/ sdiv
) * 2;
60 * Set the current core's cvmcount counter to the value of the
61 * IPD_CLK_COUNT. We do this on all cores as they are brought
62 * on-line. This allows for a read from a local cpu register to
63 * access a synchronized counter.
65 * On CPU_CAVIUM_OCTEON2 the IPD_CLK_COUNT is scaled by rdiv/sdiv.
67 void octeon_init_cvmcount(void)
73 clk_reg
= octeon_has_feature(OCTEON_FEATURE_FPA3
) ?
74 CVMX_FPA_CLK_COUNT
: CVMX_IPD_CLK_COUNT
;
76 /* Clobber loops so GCC will not unroll the following while loop. */
77 asm("" : "+r" (loops
));
79 local_irq_save(flags
);
81 * Loop several times so we are executing from the cache,
82 * which should give more deterministic timing.
85 u64 clk_count
= cvmx_read_csr(clk_reg
);
89 asm("dmultu\t%[cnt],%[f]\n\t"
91 : [cnt
] "+r" (clk_count
)
96 write_c0_cvmcount(clk_count
);
98 local_irq_restore(flags
);
101 static u64
octeon_cvmcount_read(struct clocksource
*cs
)
103 return read_c0_cvmcount();
106 static struct clocksource clocksource_mips
= {
107 .name
= "OCTEON_CVMCOUNT",
108 .read
= octeon_cvmcount_read
,
109 .mask
= CLOCKSOURCE_MASK(64),
110 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
113 unsigned long long notrace
sched_clock(void)
115 /* 64-bit arithmatic can overflow, so use 128-bit. */
117 unsigned long long rv
;
118 u64 mult
= clocksource_mips
.mult
;
119 u64 shift
= clocksource_mips
.shift
;
120 u64 cnt
= read_c0_cvmcount();
123 "dmultu\t%[cnt],%[mult]\n\t"
124 "nor\t%[t1],$0,%[shift]\n\t"
127 "dsll\t%[t2],%[t2],1\n\t"
128 "dsrlv\t%[rv],%[t3],%[shift]\n\t"
129 "dsllv\t%[t1],%[t2],%[t1]\n\t"
130 "or\t%[rv],%[t1],%[rv]\n\t"
131 : [rv
] "=&r" (rv
), [t1
] "=&r" (t1
), [t2
] "=&r" (t2
), [t3
] "=&r" (t3
)
132 : [cnt
] "r" (cnt
), [mult
] "r" (mult
), [shift
] "r" (shift
)
137 void __init
plat_time_init(void)
139 clocksource_mips
.rating
= 300;
140 clocksource_register_hz(&clocksource_mips
, octeon_get_clock_rate());
143 void __udelay(unsigned long us
)
147 cur
= read_c0_cvmcount();
149 inc
= us
* octeon_udelay_factor
;
153 cur
= read_c0_cvmcount();
155 EXPORT_SYMBOL(__udelay
);
157 void __ndelay(unsigned long ns
)
161 cur
= read_c0_cvmcount();
163 inc
= ((ns
* octeon_ndelay_factor
) >> 16);
167 cur
= read_c0_cvmcount();
169 EXPORT_SYMBOL(__ndelay
);
171 void __delay(unsigned long loops
)
175 cur
= read_c0_cvmcount();
179 cur
= read_c0_cvmcount();
181 EXPORT_SYMBOL(__delay
);
185 * octeon_io_clk_delay - wait for a given number of io clock cycles to pass.
187 * We scale the wait by the clock ratio, and then wait for the
188 * corresponding number of core clocks.
190 * @count: The number of clocks to wait.
192 void octeon_io_clk_delay(unsigned long count
)
196 cur
= read_c0_cvmcount();
200 asm("dmultu\t%[cnt],%[f]\n\t"
211 cur
= read_c0_cvmcount();
213 EXPORT_SYMBOL(octeon_io_clk_delay
);