1 /* SPDX-License-Identifier: GPL-2.0 */
3 * The ARM LDRD and Thumb LDRSB instructions use bit 20/11 (ARM/Thumb)
4 * differently than every other instruction, so it is set to 0 (write)
5 * even though the instructions are read instructions. This means that
6 * during an abort the instructions will be treated as a write and the
7 * handler will raise a signal from unwriteable locations if they
8 * fault. We have to specifically check for these instructions
9 * from the abort handlers to treat them properly.
13 .macro do_thumb_abort, fsr, pc, psr, tmp
16 ldrh \tmp, [\pc] @ Read aborted Thumb instruction
17 uaccess_disable ip @ disable userspace access
18 and \tmp, \tmp, # 0xfe00 @ Mask opcode field
19 cmp \tmp, # 0x5600 @ Is it ldrsb?
20 orreq \tmp, \tmp, #1 << 11 @ Set L-bit if yes
21 tst \tmp, #1 << 11 @ L = 0 -> write
22 orreq \fsr, \fsr, #1 << 11 @ yes.
28 * We check for the following instruction encoding for LDRD.
34 .macro teq_ldrd, tmp, insn