1 // SPDX-License-Identifier: GPL-2.0-only
3 * SDL Inc. RISCom/N2 synchronous serial card driver for Linux
5 * Copyright (C) 1998-2003 Krzysztof Halasa <khc@pm.waw.pl>
7 * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>
9 * Note: integrated CSU/DSU/DDS are not supported by this driver
11 * Sources of information:
12 * Hitachi HD64570 SCA User's Manual
13 * SDL Inc. PPP/HDLC/CISCO driver
16 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18 #include <linux/module.h>
19 #include <linux/kernel.h>
20 #include <linux/capability.h>
21 #include <linux/slab.h>
22 #include <linux/types.h>
23 #include <linux/fcntl.h>
25 #include <linux/string.h>
26 #include <linux/errno.h>
27 #include <linux/init.h>
28 #include <linux/ioport.h>
29 #include <linux/moduleparam.h>
30 #include <linux/netdevice.h>
31 #include <linux/hdlc.h>
36 static const char* version
= "SDL RISCom/N2 driver version: 1.15";
37 static const char* devname
= "RISCom/N2";
42 #define USE_WINDOWSIZE 16384
43 #define USE_BUS16BITS 1
44 #define CLOCK_BASE 9830400 /* 9.8304 MHz */
45 #define MAX_PAGES 16 /* 16 RAM pages at max */
46 #define MAX_RAM_SIZE 0x80000 /* 512 KB */
47 #if MAX_RAM_SIZE > MAX_PAGES * USE_WINDOWSIZE
49 #define MAX_RAM_SIZE (MAX_PAGES * USE_WINDOWSIZE)
51 #define N2_IOPORTS 0x10
52 #define NEED_DETECT_RAM
53 #define NEED_SCA_MSCI_INTR
54 #define MAX_TX_BUFFERS 10
56 static char *hw
; /* pointer to hw=xxx command line string */
58 /* RISCom/N2 Board Registers */
60 /* PC Control Register */
62 #define PCR_RUNSCA 1 /* Run 64570 */
63 #define PCR_VPM 2 /* Enable VPM - needed if using RAM above 1 MB */
64 #define PCR_ENWIN 4 /* Open window */
65 #define PCR_BUS16 8 /* 16-bit bus */
68 /* Memory Base Address Register */
72 /* Page Scan Register */
77 #define PSR_WINBITS 0x60
78 #define PSR_DMAEN 0x80
79 #define PSR_PAGEBITS 0x0F
82 /* Modem Control Reg */
84 #define CLOCK_OUT_PORT1 0x80
85 #define CLOCK_OUT_PORT0 0x40
86 #define TX422_PORT1 0x20
87 #define TX422_PORT0 0x10
88 #define DSR_PORT1 0x08
89 #define DSR_PORT0 0x04
90 #define DTR_PORT1 0x02
91 #define DTR_PORT0 0x01
94 typedef struct port_s
{
95 struct net_device
*dev
;
97 spinlock_t lock
; /* TX lock */
98 sync_serial_settings settings
;
99 int valid
; /* port enabled */
100 int rxpart
; /* partial frame received, next frame invalid*/
101 unsigned short encoding
;
102 unsigned short parity
;
103 u16 rxin
; /* rx ring buffer 'in' pointer */
104 u16 txin
; /* tx ring buffer 'in' and 'last' pointers */
106 u8 rxs
, txs
, tmc
; /* SCA registers */
107 u8 phy_node
; /* physical port # - 0 or 1 */
108 u8 log_node
; /* logical port # */
113 typedef struct card_s
{
114 u8 __iomem
*winbase
; /* ISA window base address */
115 u32 phy_winbase
; /* ISA physical base address */
116 u32 ram_size
; /* number of bytes */
117 u16 io
; /* IO Base address */
118 u16 buff_offset
; /* offset of first buffer of first channel */
119 u16 rx_ring_buffers
; /* number of buffers in a ring */
121 u8 irq
; /* IRQ (3-15) */
124 struct card_s
*next_card
;
128 static card_t
*first_card
;
129 static card_t
**new_card
= &first_card
;
132 #define sca_reg(reg, card) (0x8000 | (card)->io | \
133 ((reg) & 0x0F) | (((reg) & 0xF0) << 6))
134 #define sca_in(reg, card) inb(sca_reg(reg, card))
135 #define sca_out(value, reg, card) outb(value, sca_reg(reg, card))
136 #define sca_inw(reg, card) inw(sca_reg(reg, card))
137 #define sca_outw(value, reg, card) outw(value, sca_reg(reg, card))
139 #define port_to_card(port) ((port)->card)
140 #define log_node(port) ((port)->log_node)
141 #define phy_node(port) ((port)->phy_node)
142 #define winsize(card) (USE_WINDOWSIZE)
143 #define winbase(card) ((card)->winbase)
144 #define get_port(card, port) ((card)->ports[port].valid ? \
145 &(card)->ports[port] : NULL)
148 static __inline__ u8
sca_get_page(card_t
*card
)
150 return inb(card
->io
+ N2_PSR
) & PSR_PAGEBITS
;
154 static __inline__
void openwin(card_t
*card
, u8 page
)
156 u8 psr
= inb(card
->io
+ N2_PSR
);
157 outb((psr
& ~PSR_PAGEBITS
) | page
, card
->io
+ N2_PSR
);
164 static void n2_set_iface(port_t
*port
)
166 card_t
*card
= port
->card
;
168 u8 mcr
= inb(io
+ N2_MCR
);
169 u8 msci
= get_msci(port
);
170 u8 rxs
= port
->rxs
& CLK_BRG_MASK
;
171 u8 txs
= port
->txs
& CLK_BRG_MASK
;
173 switch(port
->settings
.clock_type
) {
175 mcr
|= port
->phy_node
? CLOCK_OUT_PORT1
: CLOCK_OUT_PORT0
;
176 rxs
|= CLK_BRG_RX
; /* BRG output */
177 txs
|= CLK_RXCLK_TX
; /* RX clock */
181 mcr
|= port
->phy_node
? CLOCK_OUT_PORT1
: CLOCK_OUT_PORT0
;
182 rxs
|= CLK_LINE_RX
; /* RXC input */
183 txs
|= CLK_BRG_TX
; /* BRG output */
187 mcr
|= port
->phy_node
? CLOCK_OUT_PORT1
: CLOCK_OUT_PORT0
;
188 rxs
|= CLK_LINE_RX
; /* RXC input */
189 txs
|= CLK_RXCLK_TX
; /* RX clock */
192 default: /* Clock EXTernal */
193 mcr
&= port
->phy_node
? ~CLOCK_OUT_PORT1
: ~CLOCK_OUT_PORT0
;
194 rxs
|= CLK_LINE_RX
; /* RXC input */
195 txs
|= CLK_LINE_TX
; /* TXC input */
198 outb(mcr
, io
+ N2_MCR
);
201 sca_out(rxs
, msci
+ RXS
, card
);
202 sca_out(txs
, msci
+ TXS
, card
);
208 static int n2_open(struct net_device
*dev
)
210 port_t
*port
= dev_to_port(dev
);
211 int io
= port
->card
->io
;
212 u8 mcr
= inb(io
+ N2_MCR
) | (port
->phy_node
? TX422_PORT1
:TX422_PORT0
);
215 result
= hdlc_open(dev
);
219 mcr
&= port
->phy_node
? ~DTR_PORT1
: ~DTR_PORT0
; /* set DTR ON */
220 outb(mcr
, io
+ N2_MCR
);
222 outb(inb(io
+ N2_PCR
) | PCR_ENWIN
, io
+ N2_PCR
); /* open window */
223 outb(inb(io
+ N2_PSR
) | PSR_DMAEN
, io
+ N2_PSR
); /* enable dma */
231 static int n2_close(struct net_device
*dev
)
233 port_t
*port
= dev_to_port(dev
);
234 int io
= port
->card
->io
;
235 u8 mcr
= inb(io
+N2_MCR
) | (port
->phy_node
? TX422_PORT1
: TX422_PORT0
);
238 mcr
|= port
->phy_node
? DTR_PORT1
: DTR_PORT0
; /* set DTR OFF */
239 outb(mcr
, io
+ N2_MCR
);
246 static int n2_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
248 const size_t size
= sizeof(sync_serial_settings
);
249 sync_serial_settings new_line
;
250 sync_serial_settings __user
*line
= ifr
->ifr_settings
.ifs_ifsu
.sync
;
251 port_t
*port
= dev_to_port(dev
);
254 if (cmd
== SIOCDEVPRIVATE
) {
259 if (cmd
!= SIOCWANDEV
)
260 return hdlc_ioctl(dev
, ifr
, cmd
);
262 switch(ifr
->ifr_settings
.type
) {
264 ifr
->ifr_settings
.type
= IF_IFACE_SYNC_SERIAL
;
265 if (ifr
->ifr_settings
.size
< size
) {
266 ifr
->ifr_settings
.size
= size
; /* data size wanted */
269 if (copy_to_user(line
, &port
->settings
, size
))
273 case IF_IFACE_SYNC_SERIAL
:
274 if(!capable(CAP_NET_ADMIN
))
277 if (copy_from_user(&new_line
, line
, size
))
280 if (new_line
.clock_type
!= CLOCK_EXT
&&
281 new_line
.clock_type
!= CLOCK_TXFROMRX
&&
282 new_line
.clock_type
!= CLOCK_INT
&&
283 new_line
.clock_type
!= CLOCK_TXINT
)
284 return -EINVAL
; /* No such clock setting */
286 if (new_line
.loopback
!= 0 && new_line
.loopback
!= 1)
289 memcpy(&port
->settings
, &new_line
, size
); /* Update settings */
294 return hdlc_ioctl(dev
, ifr
, cmd
);
300 static void n2_destroy_card(card_t
*card
)
304 for (cnt
= 0; cnt
< 2; cnt
++)
305 if (card
->ports
[cnt
].card
) {
306 struct net_device
*dev
= port_to_dev(&card
->ports
[cnt
]);
307 unregister_hdlc_device(dev
);
311 free_irq(card
->irq
, card
);
314 iounmap(card
->winbase
);
315 release_mem_region(card
->phy_winbase
, USE_WINDOWSIZE
);
319 release_region(card
->io
, N2_IOPORTS
);
320 if (card
->ports
[0].dev
)
321 free_netdev(card
->ports
[0].dev
);
322 if (card
->ports
[1].dev
)
323 free_netdev(card
->ports
[1].dev
);
327 static const struct net_device_ops n2_ops
= {
329 .ndo_stop
= n2_close
,
330 .ndo_start_xmit
= hdlc_start_xmit
,
331 .ndo_do_ioctl
= n2_ioctl
,
334 static int __init
n2_run(unsigned long io
, unsigned long irq
,
335 unsigned long winbase
, long valid0
, long valid1
)
341 if (io
< 0x200 || io
> 0x3FF || (io
% N2_IOPORTS
) != 0) {
342 pr_err("invalid I/O port value\n");
346 if (irq
< 3 || irq
> 15 || irq
== 6) /* FIXME */ {
347 pr_err("invalid IRQ value\n");
351 if (winbase
< 0xA0000 || winbase
> 0xFFFFF || (winbase
& 0xFFF) != 0) {
352 pr_err("invalid RAM value\n");
356 card
= kzalloc(sizeof(card_t
), GFP_KERNEL
);
360 card
->ports
[0].dev
= alloc_hdlcdev(&card
->ports
[0]);
361 card
->ports
[1].dev
= alloc_hdlcdev(&card
->ports
[1]);
362 if (!card
->ports
[0].dev
|| !card
->ports
[1].dev
) {
363 pr_err("unable to allocate memory\n");
364 n2_destroy_card(card
);
368 if (!request_region(io
, N2_IOPORTS
, devname
)) {
369 pr_err("I/O port region in use\n");
370 n2_destroy_card(card
);
375 if (request_irq(irq
, sca_intr
, 0, devname
, card
)) {
376 pr_err("could not allocate IRQ\n");
377 n2_destroy_card(card
);
382 if (!request_mem_region(winbase
, USE_WINDOWSIZE
, devname
)) {
383 pr_err("could not request RAM window\n");
384 n2_destroy_card(card
);
387 card
->phy_winbase
= winbase
;
388 card
->winbase
= ioremap(winbase
, USE_WINDOWSIZE
);
389 if (!card
->winbase
) {
390 pr_err("ioremap() failed\n");
391 n2_destroy_card(card
);
395 outb(0, io
+ N2_PCR
);
396 outb(winbase
>> 12, io
+ N2_BAR
);
398 switch (USE_WINDOWSIZE
) {
400 outb(WIN16K
, io
+ N2_PSR
);
404 outb(WIN32K
, io
+ N2_PSR
);
408 outb(WIN64K
, io
+ N2_PSR
);
412 pr_err("invalid window size\n");
413 n2_destroy_card(card
);
417 pcr
= PCR_ENWIN
| PCR_VPM
| (USE_BUS16BITS
? PCR_BUS16
: 0);
418 outb(pcr
, io
+ N2_PCR
);
420 card
->ram_size
= sca_detect_ram(card
, card
->winbase
, MAX_RAM_SIZE
);
422 /* number of TX + RX buffers for one port */
423 i
= card
->ram_size
/ ((valid0
+ valid1
) * (sizeof(pkt_desc
) +
426 card
->tx_ring_buffers
= min(i
/ 2, MAX_TX_BUFFERS
);
427 card
->rx_ring_buffers
= i
- card
->tx_ring_buffers
;
429 card
->buff_offset
= (valid0
+ valid1
) * sizeof(pkt_desc
) *
430 (card
->tx_ring_buffers
+ card
->rx_ring_buffers
);
432 pr_info("RISCom/N2 %u KB RAM, IRQ%u, using %u TX + %u RX packets rings\n",
433 card
->ram_size
/ 1024, card
->irq
,
434 card
->tx_ring_buffers
, card
->rx_ring_buffers
);
436 if (card
->tx_ring_buffers
< 1) {
437 pr_err("RAM test failed\n");
438 n2_destroy_card(card
);
442 pcr
|= PCR_RUNSCA
; /* run SCA */
443 outb(pcr
, io
+ N2_PCR
);
444 outb(0, io
+ N2_MCR
);
447 for (cnt
= 0; cnt
< 2; cnt
++) {
448 port_t
*port
= &card
->ports
[cnt
];
449 struct net_device
*dev
= port_to_dev(port
);
450 hdlc_device
*hdlc
= dev_to_hdlc(dev
);
452 if ((cnt
== 0 && !valid0
) || (cnt
== 1 && !valid1
))
455 port
->phy_node
= cnt
;
458 if ((cnt
== 1) && valid0
)
461 spin_lock_init(&port
->lock
);
463 dev
->mem_start
= winbase
;
464 dev
->mem_end
= winbase
+ USE_WINDOWSIZE
- 1;
465 dev
->tx_queue_len
= 50;
466 dev
->netdev_ops
= &n2_ops
;
467 hdlc
->attach
= sca_attach
;
468 hdlc
->xmit
= sca_xmit
;
469 port
->settings
.clock_type
= CLOCK_EXT
;
472 if (register_hdlc_device(dev
)) {
473 pr_warn("unable to register hdlc device\n");
475 n2_destroy_card(card
);
478 sca_init_port(port
); /* Set up SCA memory */
480 netdev_info(dev
, "RISCom/N2 node %d\n", port
->phy_node
);
484 new_card
= &card
->next_card
;
491 static int __init
n2_init(void)
495 pr_info("no card initialized\n");
497 return -EINVAL
; /* no parameters specified, abort */
500 pr_info("%s\n", version
);
503 unsigned long io
, irq
, ram
;
504 long valid
[2] = { 0, 0 }; /* Default = both ports disabled */
506 io
= simple_strtoul(hw
, &hw
, 0);
510 irq
= simple_strtoul(hw
, &hw
, 0);
514 ram
= simple_strtoul(hw
, &hw
, 0);
519 if (*hw
== '0' && !valid
[0])
520 valid
[0] = 1; /* Port 0 enabled */
521 else if (*hw
== '1' && !valid
[1])
522 valid
[1] = 1; /* Port 1 enabled */
528 if (!valid
[0] && !valid
[1])
529 break; /* at least one port must be used */
531 if (*hw
== ':' || *hw
== '\x0')
532 n2_run(io
, irq
, ram
, valid
[0], valid
[1]);
535 return first_card
? 0 : -EINVAL
;
536 }while(*hw
++ == ':');
538 pr_err("invalid hardware parameters\n");
539 return first_card
? 0 : -EINVAL
;
543 static void __exit
n2_cleanup(void)
545 card_t
*card
= first_card
;
549 card
= card
->next_card
;
550 n2_destroy_card(ptr
);
555 module_init(n2_init
);
556 module_exit(n2_cleanup
);
558 MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
559 MODULE_DESCRIPTION("RISCom/N2 serial port driver");
560 MODULE_LICENSE("GPL v2");
561 module_param(hw
, charp
, 0444);
562 MODULE_PARM_DESC(hw
, "io,irq,ram,ports:io,irq,...");