2 * (C) 2001 Dave Jones, Arjan van de ven.
3 * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
5 * Licensed under the terms of the GNU GPL License version 2.
6 * Based upon reverse engineered information, and on Intel documentation
7 * for chipsets ICH2-M and ICH3-M.
9 * Many thanks to Ducrot Bruno for finding and fixing the last
10 * "missing link" for ICH2-M/ICH3-M support, and to Thomas Winkler
11 * for extensive testing.
13 * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
17 /*********************************************************************
18 * SPEEDSTEP - DEFINITIONS *
19 *********************************************************************/
21 #include <linux/kernel.h>
22 #include <linux/module.h>
23 #include <linux/init.h>
24 #include <linux/cpufreq.h>
25 #include <linux/pci.h>
26 #include <linux/sched.h>
28 #include "speedstep-lib.h"
32 * It is necessary to know which chipset is used. As accesses to
33 * this device occur at various places in this module, we need a
34 * static struct pci_dev * pointing to that device.
36 static struct pci_dev
*speedstep_chipset_dev
;
39 /* speedstep_processor
41 static enum speedstep_processor speedstep_processor
;
46 * There are only two frequency states for each processor. Values
47 * are in kHz for the time being.
49 static struct cpufreq_frequency_table speedstep_freqs
[] = {
52 {0, CPUFREQ_TABLE_END
},
57 * speedstep_find_register - read the PMBASE address
59 * Returns: -ENODEV if no register could be found
61 static int speedstep_find_register(void)
63 if (!speedstep_chipset_dev
)
67 pci_read_config_dword(speedstep_chipset_dev
, 0x40, &pmbase
);
68 if (!(pmbase
& 0x01)) {
69 printk(KERN_ERR
"speedstep-ich: could not find speedstep register\n");
75 printk(KERN_ERR
"speedstep-ich: could not find speedstep register\n");
79 pr_debug("pmbase is 0x%x\n", pmbase
);
84 * speedstep_set_state - set the SpeedStep state
85 * @state: new processor frequency state (SPEEDSTEP_LOW or SPEEDSTEP_HIGH)
87 * Tries to change the SpeedStep state. Can be called from
88 * smp_call_function_single.
90 static void speedstep_set_state(unsigned int state
)
100 local_irq_save(flags
);
103 value
= inb(pmbase
+ 0x50);
105 pr_debug("read at pmbase 0x%x + 0x50 returned 0x%x\n", pmbase
, value
);
107 /* write new state */
111 pr_debug("writing 0x%x to pmbase 0x%x + 0x50\n", value
, pmbase
);
113 /* Disable bus master arbitration */
114 pm2_blk
= inb(pmbase
+ 0x20);
116 outb(pm2_blk
, (pmbase
+ 0x20));
118 /* Actual transition */
119 outb(value
, (pmbase
+ 0x50));
121 /* Restore bus master arbitration */
123 outb(pm2_blk
, (pmbase
+ 0x20));
125 /* check if transition was successful */
126 value
= inb(pmbase
+ 0x50);
129 local_irq_restore(flags
);
131 pr_debug("read at pmbase 0x%x + 0x50 returned 0x%x\n", pmbase
, value
);
133 if (state
== (value
& 0x1))
134 pr_debug("change to %u MHz succeeded\n",
135 speedstep_get_frequency(speedstep_processor
) / 1000);
137 printk(KERN_ERR
"cpufreq: change failed - I/O error\n");
142 /* Wrapper for smp_call_function_single. */
143 static void _speedstep_set_state(void *_state
)
145 speedstep_set_state(*(unsigned int *)_state
);
149 * speedstep_activate - activate SpeedStep control in the chipset
151 * Tries to activate the SpeedStep status and control registers.
152 * Returns -EINVAL on an unsupported chipset, and zero on success.
154 static int speedstep_activate(void)
158 if (!speedstep_chipset_dev
)
161 pci_read_config_word(speedstep_chipset_dev
, 0x00A0, &value
);
162 if (!(value
& 0x08)) {
164 pr_debug("activating SpeedStep (TM) registers\n");
165 pci_write_config_word(speedstep_chipset_dev
, 0x00A0, value
);
173 * speedstep_detect_chipset - detect the Southbridge which contains SpeedStep logic
175 * Detects ICH2-M, ICH3-M and ICH4-M so far. The pci_dev points to
176 * the LPC bridge / PM module which contains all power-management
177 * functions. Returns the SPEEDSTEP_CHIPSET_-number for the detected
178 * chipset, or zero on failure.
180 static unsigned int speedstep_detect_chipset(void)
182 speedstep_chipset_dev
= pci_get_subsys(PCI_VENDOR_ID_INTEL
,
183 PCI_DEVICE_ID_INTEL_82801DB_12
,
184 PCI_ANY_ID
, PCI_ANY_ID
,
186 if (speedstep_chipset_dev
)
189 speedstep_chipset_dev
= pci_get_subsys(PCI_VENDOR_ID_INTEL
,
190 PCI_DEVICE_ID_INTEL_82801CA_12
,
191 PCI_ANY_ID
, PCI_ANY_ID
,
193 if (speedstep_chipset_dev
)
197 speedstep_chipset_dev
= pci_get_subsys(PCI_VENDOR_ID_INTEL
,
198 PCI_DEVICE_ID_INTEL_82801BA_10
,
199 PCI_ANY_ID
, PCI_ANY_ID
,
201 if (speedstep_chipset_dev
) {
202 /* speedstep.c causes lockups on Dell Inspirons 8000 and
203 * 8100 which use a pretty old revision of the 82815
204 * host brige. Abort on these systems.
206 static struct pci_dev
*hostbridge
;
208 hostbridge
= pci_get_subsys(PCI_VENDOR_ID_INTEL
,
209 PCI_DEVICE_ID_INTEL_82815_MC
,
210 PCI_ANY_ID
, PCI_ANY_ID
,
216 if (hostbridge
->revision
< 5) {
217 pr_debug("hostbridge does not support speedstep\n");
218 speedstep_chipset_dev
= NULL
;
219 pci_dev_put(hostbridge
);
223 pci_dev_put(hostbridge
);
230 static void get_freq_data(void *_speed
)
232 unsigned int *speed
= _speed
;
234 *speed
= speedstep_get_frequency(speedstep_processor
);
237 static unsigned int speedstep_get(unsigned int cpu
)
241 /* You're supposed to ensure CPU is online. */
242 if (smp_call_function_single(cpu
, get_freq_data
, &speed
, 1) != 0)
245 pr_debug("detected %u kHz as current frequency\n", speed
);
250 * speedstep_target - set a new CPUFreq policy
251 * @policy: new policy
252 * @target_freq: the target frequency
253 * @relation: how that frequency relates to achieved frequency
254 * (CPUFREQ_RELATION_L or CPUFREQ_RELATION_H)
256 * Sets a new CPUFreq policy.
258 static int speedstep_target(struct cpufreq_policy
*policy
,
259 unsigned int target_freq
,
260 unsigned int relation
)
262 unsigned int newstate
= 0, policy_cpu
;
263 struct cpufreq_freqs freqs
;
266 if (cpufreq_frequency_table_target(policy
, &speedstep_freqs
[0],
267 target_freq
, relation
, &newstate
))
270 policy_cpu
= cpumask_any_and(policy
->cpus
, cpu_online_mask
);
271 freqs
.old
= speedstep_get(policy_cpu
);
272 freqs
.new = speedstep_freqs
[newstate
].frequency
;
273 freqs
.cpu
= policy
->cpu
;
275 pr_debug("transiting from %u to %u kHz\n", freqs
.old
, freqs
.new);
277 /* no transition necessary */
278 if (freqs
.old
== freqs
.new)
281 for_each_cpu(i
, policy
->cpus
) {
283 cpufreq_notify_transition(&freqs
, CPUFREQ_PRECHANGE
);
286 smp_call_function_single(policy_cpu
, _speedstep_set_state
, &newstate
,
289 for_each_cpu(i
, policy
->cpus
) {
291 cpufreq_notify_transition(&freqs
, CPUFREQ_POSTCHANGE
);
299 * speedstep_verify - verifies a new CPUFreq policy
300 * @policy: new policy
302 * Limit must be within speedstep_low_freq and speedstep_high_freq, with
303 * at least one border included.
305 static int speedstep_verify(struct cpufreq_policy
*policy
)
307 return cpufreq_frequency_table_verify(policy
, &speedstep_freqs
[0]);
311 struct cpufreq_policy
*policy
;
315 static void get_freqs_on_cpu(void *_get_freqs
)
317 struct get_freqs
*get_freqs
= _get_freqs
;
320 speedstep_get_freqs(speedstep_processor
,
321 &speedstep_freqs
[SPEEDSTEP_LOW
].frequency
,
322 &speedstep_freqs
[SPEEDSTEP_HIGH
].frequency
,
323 &get_freqs
->policy
->cpuinfo
.transition_latency
,
324 &speedstep_set_state
);
327 static int speedstep_cpu_init(struct cpufreq_policy
*policy
)
330 unsigned int policy_cpu
, speed
;
333 /* only run on CPU to be set, or on its sibling */
335 cpumask_copy(policy
->cpus
, cpu_sibling_mask(policy
->cpu
));
337 policy_cpu
= cpumask_any_and(policy
->cpus
, cpu_online_mask
);
339 /* detect low and high frequency and transition latency */
341 smp_call_function_single(policy_cpu
, get_freqs_on_cpu
, &gf
, 1);
345 /* get current speed setting */
346 speed
= speedstep_get(policy_cpu
);
350 pr_debug("currently at %s speed setting - %i MHz\n",
351 (speed
== speedstep_freqs
[SPEEDSTEP_LOW
].frequency
)
355 /* cpuinfo and default policy values */
358 result
= cpufreq_frequency_table_cpuinfo(policy
, speedstep_freqs
);
362 cpufreq_frequency_table_get_attr(speedstep_freqs
, policy
->cpu
);
368 static int speedstep_cpu_exit(struct cpufreq_policy
*policy
)
370 cpufreq_frequency_table_put_attr(policy
->cpu
);
374 static struct freq_attr
*speedstep_attr
[] = {
375 &cpufreq_freq_attr_scaling_available_freqs
,
380 static struct cpufreq_driver speedstep_driver
= {
381 .name
= "speedstep-ich",
382 .verify
= speedstep_verify
,
383 .target
= speedstep_target
,
384 .init
= speedstep_cpu_init
,
385 .exit
= speedstep_cpu_exit
,
386 .get
= speedstep_get
,
387 .owner
= THIS_MODULE
,
388 .attr
= speedstep_attr
,
393 * speedstep_init - initializes the SpeedStep CPUFreq driver
395 * Initializes the SpeedStep support. Returns -ENODEV on unsupported
396 * devices, -EINVAL on problems during initiatization, and zero on
399 static int __init
speedstep_init(void)
401 /* detect processor */
402 speedstep_processor
= speedstep_detect_processor();
403 if (!speedstep_processor
) {
404 pr_debug("Intel(R) SpeedStep(TM) capable processor "
410 if (!speedstep_detect_chipset()) {
411 pr_debug("Intel(R) SpeedStep(TM) for this chipset not "
412 "(yet) available.\n");
416 /* activate speedstep support */
417 if (speedstep_activate()) {
418 pci_dev_put(speedstep_chipset_dev
);
422 if (speedstep_find_register())
425 return cpufreq_register_driver(&speedstep_driver
);
430 * speedstep_exit - unregisters SpeedStep support
432 * Unregisters SpeedStep support.
434 static void __exit
speedstep_exit(void)
436 pci_dev_put(speedstep_chipset_dev
);
437 cpufreq_unregister_driver(&speedstep_driver
);
441 MODULE_AUTHOR("Dave Jones <davej@redhat.com>, "
442 "Dominik Brodowski <linux@brodo.de>");
443 MODULE_DESCRIPTION("Speedstep driver for Intel mobile processors on chipsets "
444 "with ICH-M southbridges.");
445 MODULE_LICENSE("GPL");
447 module_init(speedstep_init
);
448 module_exit(speedstep_exit
);