acpiphp: Execute ACPI _REG method for hotadded devices
[linux/fpc-iii.git] / arch / arm / plat-omap / include / plat / usb.h
blob33a500eb2f93d9f0653eda20604983df24b663ca
1 // include/asm-arm/mach-omap/usb.h
3 #ifndef __ASM_ARCH_OMAP_USB_H
4 #define __ASM_ARCH_OMAP_USB_H
6 #include <plat/board.h>
8 #define OMAP3_HS_USB_PORTS 3
9 enum ehci_hcd_omap_mode {
10 EHCI_HCD_OMAP_MODE_UNKNOWN,
11 EHCI_HCD_OMAP_MODE_PHY,
12 EHCI_HCD_OMAP_MODE_TLL,
15 struct ehci_hcd_omap_platform_data {
16 enum ehci_hcd_omap_mode port_mode[OMAP3_HS_USB_PORTS];
17 unsigned phy_reset:1;
19 /* have to be valid if phy_reset is true and portx is in phy mode */
20 int reset_gpio_port[OMAP3_HS_USB_PORTS];
23 /*-------------------------------------------------------------------------*/
25 #define OMAP1_OTG_BASE 0xfffb0400
26 #define OMAP1_UDC_BASE 0xfffb4000
27 #define OMAP1_OHCI_BASE 0xfffba000
29 #define OMAP2_OHCI_BASE 0x4805e000
30 #define OMAP2_UDC_BASE 0x4805e200
31 #define OMAP2_OTG_BASE 0x4805e300
33 #ifdef CONFIG_ARCH_OMAP1
35 #define OTG_BASE OMAP1_OTG_BASE
36 #define UDC_BASE OMAP1_UDC_BASE
37 #define OMAP_OHCI_BASE OMAP1_OHCI_BASE
39 #else
41 #define OTG_BASE OMAP2_OTG_BASE
42 #define UDC_BASE OMAP2_UDC_BASE
43 #define OMAP_OHCI_BASE OMAP2_OHCI_BASE
45 extern void usb_musb_init(void);
47 extern void usb_ehci_init(struct ehci_hcd_omap_platform_data *pdata);
49 #endif
51 void omap_usb_init(struct omap_usb_config *pdata);
53 /*-------------------------------------------------------------------------*/
56 * OTG and transceiver registers, for OMAPs starting with ARM926
58 #define OTG_REV (OTG_BASE + 0x00)
59 #define OTG_SYSCON_1 (OTG_BASE + 0x04)
60 # define USB2_TRX_MODE(w) (((w)>>24)&0x07)
61 # define USB1_TRX_MODE(w) (((w)>>20)&0x07)
62 # define USB0_TRX_MODE(w) (((w)>>16)&0x07)
63 # define OTG_IDLE_EN (1 << 15)
64 # define HST_IDLE_EN (1 << 14)
65 # define DEV_IDLE_EN (1 << 13)
66 # define OTG_RESET_DONE (1 << 2)
67 # define OTG_SOFT_RESET (1 << 1)
68 #define OTG_SYSCON_2 (OTG_BASE + 0x08)
69 # define OTG_EN (1 << 31)
70 # define USBX_SYNCHRO (1 << 30)
71 # define OTG_MST16 (1 << 29)
72 # define SRP_GPDATA (1 << 28)
73 # define SRP_GPDVBUS (1 << 27)
74 # define SRP_GPUVBUS(w) (((w)>>24)&0x07)
75 # define A_WAIT_VRISE(w) (((w)>>20)&0x07)
76 # define B_ASE_BRST(w) (((w)>>16)&0x07)
77 # define SRP_DPW (1 << 14)
78 # define SRP_DATA (1 << 13)
79 # define SRP_VBUS (1 << 12)
80 # define OTG_PADEN (1 << 10)
81 # define HMC_PADEN (1 << 9)
82 # define UHOST_EN (1 << 8)
83 # define HMC_TLLSPEED (1 << 7)
84 # define HMC_TLLATTACH (1 << 6)
85 # define OTG_HMC(w) (((w)>>0)&0x3f)
86 #define OTG_CTRL (OTG_BASE + 0x0c)
87 # define OTG_USB2_EN (1 << 29)
88 # define OTG_USB2_DP (1 << 28)
89 # define OTG_USB2_DM (1 << 27)
90 # define OTG_USB1_EN (1 << 26)
91 # define OTG_USB1_DP (1 << 25)
92 # define OTG_USB1_DM (1 << 24)
93 # define OTG_USB0_EN (1 << 23)
94 # define OTG_USB0_DP (1 << 22)
95 # define OTG_USB0_DM (1 << 21)
96 # define OTG_ASESSVLD (1 << 20)
97 # define OTG_BSESSEND (1 << 19)
98 # define OTG_BSESSVLD (1 << 18)
99 # define OTG_VBUSVLD (1 << 17)
100 # define OTG_ID (1 << 16)
101 # define OTG_DRIVER_SEL (1 << 15)
102 # define OTG_A_SETB_HNPEN (1 << 12)
103 # define OTG_A_BUSREQ (1 << 11)
104 # define OTG_B_HNPEN (1 << 9)
105 # define OTG_B_BUSREQ (1 << 8)
106 # define OTG_BUSDROP (1 << 7)
107 # define OTG_PULLDOWN (1 << 5)
108 # define OTG_PULLUP (1 << 4)
109 # define OTG_DRV_VBUS (1 << 3)
110 # define OTG_PD_VBUS (1 << 2)
111 # define OTG_PU_VBUS (1 << 1)
112 # define OTG_PU_ID (1 << 0)
113 #define OTG_IRQ_EN (OTG_BASE + 0x10) /* 16-bit */
114 # define DRIVER_SWITCH (1 << 15)
115 # define A_VBUS_ERR (1 << 13)
116 # define A_REQ_TMROUT (1 << 12)
117 # define A_SRP_DETECT (1 << 11)
118 # define B_HNP_FAIL (1 << 10)
119 # define B_SRP_TMROUT (1 << 9)
120 # define B_SRP_DONE (1 << 8)
121 # define B_SRP_STARTED (1 << 7)
122 # define OPRT_CHG (1 << 0)
123 #define OTG_IRQ_SRC (OTG_BASE + 0x14) /* 16-bit */
124 // same bits as in IRQ_EN
125 #define OTG_OUTCTRL (OTG_BASE + 0x18) /* 16-bit */
126 # define OTGVPD (1 << 14)
127 # define OTGVPU (1 << 13)
128 # define OTGPUID (1 << 12)
129 # define USB2VDR (1 << 10)
130 # define USB2PDEN (1 << 9)
131 # define USB2PUEN (1 << 8)
132 # define USB1VDR (1 << 6)
133 # define USB1PDEN (1 << 5)
134 # define USB1PUEN (1 << 4)
135 # define USB0VDR (1 << 2)
136 # define USB0PDEN (1 << 1)
137 # define USB0PUEN (1 << 0)
138 #define OTG_TEST (OTG_BASE + 0x20) /* 16-bit */
139 #define OTG_VENDOR_CODE (OTG_BASE + 0xfc) /* 16-bit */
141 /*-------------------------------------------------------------------------*/
143 /* OMAP1 */
144 #define USB_TRANSCEIVER_CTRL (0xfffe1000 + 0x0064)
145 # define CONF_USB2_UNI_R (1 << 8)
146 # define CONF_USB1_UNI_R (1 << 7)
147 # define CONF_USB_PORT0_R(x) (((x)>>4)&0x7)
148 # define CONF_USB0_ISOLATE_R (1 << 3)
149 # define CONF_USB_PWRDN_DM_R (1 << 2)
150 # define CONF_USB_PWRDN_DP_R (1 << 1)
152 /* OMAP2 */
153 # define USB_UNIDIR 0x0
154 # define USB_UNIDIR_TLL 0x1
155 # define USB_BIDIR 0x2
156 # define USB_BIDIR_TLL 0x3
157 # define USBTXWRMODEI(port, x) ((x) << (22 - (port * 2)))
158 # define USBT2TLL5PI (1 << 17)
159 # define USB0PUENACTLOI (1 << 16)
160 # define USBSTANDBYCTRL (1 << 15)
162 #endif /* __ASM_ARCH_OMAP_USB_H */