2 * IOMMU API for GART in Tegra20
4 * Copyright (c) 2010-2012, NVIDIA CORPORATION. All rights reserved.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
20 #define pr_fmt(fmt) "%s(): " fmt, __func__
22 #include <linux/module.h>
23 #include <linux/platform_device.h>
24 #include <linux/spinlock.h>
25 #include <linux/slab.h>
26 #include <linux/vmalloc.h>
28 #include <linux/list.h>
29 #include <linux/device.h>
31 #include <linux/iommu.h>
34 #include <asm/cacheflush.h>
36 /* bitmap of the page sizes currently supported */
37 #define GART_IOMMU_PGSIZES (SZ_4K)
39 #define GART_REG_BASE 0x24
40 #define GART_CONFIG (0x24 - GART_REG_BASE)
41 #define GART_ENTRY_ADDR (0x28 - GART_REG_BASE)
42 #define GART_ENTRY_DATA (0x2c - GART_REG_BASE)
43 #define GART_ENTRY_PHYS_ADDR_VALID (1 << 31)
45 #define GART_PAGE_SHIFT 12
46 #define GART_PAGE_SIZE (1 << GART_PAGE_SHIFT)
47 #define GART_PAGE_MASK \
48 (~(GART_PAGE_SIZE - 1) & ~GART_ENTRY_PHYS_ADDR_VALID)
52 struct list_head list
;
58 u32 page_count
; /* total remappable size */
59 dma_addr_t iovmm_base
; /* offset to vmm_area */
60 spinlock_t pte_lock
; /* for pagetable */
61 struct list_head client
;
62 spinlock_t client_lock
; /* for client list */
67 struct iommu_domain domain
; /* generic domain handle */
68 struct gart_device
*gart
; /* link to gart device */
71 static struct gart_device
*gart_handle
; /* unique for a system */
73 #define GART_PTE(_pfn) \
74 (GART_ENTRY_PHYS_ADDR_VALID | ((_pfn) << PAGE_SHIFT))
76 static struct gart_domain
*to_gart_domain(struct iommu_domain
*dom
)
78 return container_of(dom
, struct gart_domain
, domain
);
82 * Any interaction between any block on PPSB and a block on APB or AHB
83 * must have these read-back to ensure the APB/AHB bus transaction is
84 * complete before initiating activity on the PPSB block.
86 #define FLUSH_GART_REGS(gart) ((void)readl((gart)->regs + GART_CONFIG))
88 #define for_each_gart_pte(gart, iova) \
89 for (iova = gart->iovmm_base; \
90 iova < gart->iovmm_base + GART_PAGE_SIZE * gart->page_count; \
91 iova += GART_PAGE_SIZE)
93 static inline void gart_set_pte(struct gart_device
*gart
,
94 unsigned long offs
, u32 pte
)
96 writel(offs
, gart
->regs
+ GART_ENTRY_ADDR
);
97 writel(pte
, gart
->regs
+ GART_ENTRY_DATA
);
99 dev_dbg(gart
->dev
, "%s %08lx:%08x\n",
100 pte
? "map" : "unmap", offs
, pte
& GART_PAGE_MASK
);
103 static inline unsigned long gart_read_pte(struct gart_device
*gart
,
108 writel(offs
, gart
->regs
+ GART_ENTRY_ADDR
);
109 pte
= readl(gart
->regs
+ GART_ENTRY_DATA
);
114 static void do_gart_setup(struct gart_device
*gart
, const u32
*data
)
118 for_each_gart_pte(gart
, iova
)
119 gart_set_pte(gart
, iova
, data
? *(data
++) : 0);
121 writel(1, gart
->regs
+ GART_CONFIG
);
122 FLUSH_GART_REGS(gart
);
126 static void gart_dump_table(struct gart_device
*gart
)
131 spin_lock_irqsave(&gart
->pte_lock
, flags
);
132 for_each_gart_pte(gart
, iova
) {
135 pte
= gart_read_pte(gart
, iova
);
137 dev_dbg(gart
->dev
, "%s %08lx:%08lx\n",
138 (GART_ENTRY_PHYS_ADDR_VALID
& pte
) ? "v" : " ",
139 iova
, pte
& GART_PAGE_MASK
);
141 spin_unlock_irqrestore(&gart
->pte_lock
, flags
);
144 static inline void gart_dump_table(struct gart_device
*gart
)
149 static inline bool gart_iova_range_valid(struct gart_device
*gart
,
150 unsigned long iova
, size_t bytes
)
152 unsigned long iova_start
, iova_end
, gart_start
, gart_end
;
155 iova_end
= iova_start
+ bytes
- 1;
156 gart_start
= gart
->iovmm_base
;
157 gart_end
= gart_start
+ gart
->page_count
* GART_PAGE_SIZE
- 1;
159 if (iova_start
< gart_start
)
161 if (iova_end
> gart_end
)
166 static int gart_iommu_attach_dev(struct iommu_domain
*domain
,
169 struct gart_domain
*gart_domain
= to_gart_domain(domain
);
170 struct gart_device
*gart
= gart_domain
->gart
;
171 struct gart_client
*client
, *c
;
174 client
= devm_kzalloc(gart
->dev
, sizeof(*c
), GFP_KERNEL
);
179 spin_lock(&gart
->client_lock
);
180 list_for_each_entry(c
, &gart
->client
, list
) {
183 "%s is already attached\n", dev_name(dev
));
188 list_add(&client
->list
, &gart
->client
);
189 spin_unlock(&gart
->client_lock
);
190 dev_dbg(gart
->dev
, "Attached %s\n", dev_name(dev
));
194 devm_kfree(gart
->dev
, client
);
195 spin_unlock(&gart
->client_lock
);
199 static void gart_iommu_detach_dev(struct iommu_domain
*domain
,
202 struct gart_domain
*gart_domain
= to_gart_domain(domain
);
203 struct gart_device
*gart
= gart_domain
->gart
;
204 struct gart_client
*c
;
206 spin_lock(&gart
->client_lock
);
208 list_for_each_entry(c
, &gart
->client
, list
) {
211 devm_kfree(gart
->dev
, c
);
212 dev_dbg(gart
->dev
, "Detached %s\n", dev_name(dev
));
216 dev_err(gart
->dev
, "Couldn't find\n");
218 spin_unlock(&gart
->client_lock
);
221 static struct iommu_domain
*gart_iommu_domain_alloc(unsigned type
)
223 struct gart_domain
*gart_domain
;
224 struct gart_device
*gart
;
226 if (type
!= IOMMU_DOMAIN_UNMANAGED
)
233 gart_domain
= kzalloc(sizeof(*gart_domain
), GFP_KERNEL
);
237 gart_domain
->gart
= gart
;
238 gart_domain
->domain
.geometry
.aperture_start
= gart
->iovmm_base
;
239 gart_domain
->domain
.geometry
.aperture_end
= gart
->iovmm_base
+
240 gart
->page_count
* GART_PAGE_SIZE
- 1;
241 gart_domain
->domain
.geometry
.force_aperture
= true;
243 return &gart_domain
->domain
;
246 static void gart_iommu_domain_free(struct iommu_domain
*domain
)
248 struct gart_domain
*gart_domain
= to_gart_domain(domain
);
249 struct gart_device
*gart
= gart_domain
->gart
;
252 spin_lock(&gart
->client_lock
);
253 if (!list_empty(&gart
->client
)) {
254 struct gart_client
*c
;
256 list_for_each_entry(c
, &gart
->client
, list
)
257 gart_iommu_detach_dev(domain
, c
->dev
);
259 spin_unlock(&gart
->client_lock
);
265 static int gart_iommu_map(struct iommu_domain
*domain
, unsigned long iova
,
266 phys_addr_t pa
, size_t bytes
, int prot
)
268 struct gart_domain
*gart_domain
= to_gart_domain(domain
);
269 struct gart_device
*gart
= gart_domain
->gart
;
273 if (!gart_iova_range_valid(gart
, iova
, bytes
))
276 spin_lock_irqsave(&gart
->pte_lock
, flags
);
277 pfn
= __phys_to_pfn(pa
);
278 if (!pfn_valid(pfn
)) {
279 dev_err(gart
->dev
, "Invalid page: %pa\n", &pa
);
280 spin_unlock_irqrestore(&gart
->pte_lock
, flags
);
283 gart_set_pte(gart
, iova
, GART_PTE(pfn
));
284 FLUSH_GART_REGS(gart
);
285 spin_unlock_irqrestore(&gart
->pte_lock
, flags
);
289 static size_t gart_iommu_unmap(struct iommu_domain
*domain
, unsigned long iova
,
292 struct gart_domain
*gart_domain
= to_gart_domain(domain
);
293 struct gart_device
*gart
= gart_domain
->gart
;
296 if (!gart_iova_range_valid(gart
, iova
, bytes
))
299 spin_lock_irqsave(&gart
->pte_lock
, flags
);
300 gart_set_pte(gart
, iova
, 0);
301 FLUSH_GART_REGS(gart
);
302 spin_unlock_irqrestore(&gart
->pte_lock
, flags
);
306 static phys_addr_t
gart_iommu_iova_to_phys(struct iommu_domain
*domain
,
309 struct gart_domain
*gart_domain
= to_gart_domain(domain
);
310 struct gart_device
*gart
= gart_domain
->gart
;
315 if (!gart_iova_range_valid(gart
, iova
, 0))
318 spin_lock_irqsave(&gart
->pte_lock
, flags
);
319 pte
= gart_read_pte(gart
, iova
);
320 spin_unlock_irqrestore(&gart
->pte_lock
, flags
);
322 pa
= (pte
& GART_PAGE_MASK
);
323 if (!pfn_valid(__phys_to_pfn(pa
))) {
324 dev_err(gart
->dev
, "No entry for %08llx:%pa\n",
325 (unsigned long long)iova
, &pa
);
326 gart_dump_table(gart
);
332 static bool gart_iommu_capable(enum iommu_cap cap
)
337 static const struct iommu_ops gart_iommu_ops
= {
338 .capable
= gart_iommu_capable
,
339 .domain_alloc
= gart_iommu_domain_alloc
,
340 .domain_free
= gart_iommu_domain_free
,
341 .attach_dev
= gart_iommu_attach_dev
,
342 .detach_dev
= gart_iommu_detach_dev
,
343 .map
= gart_iommu_map
,
344 .map_sg
= default_iommu_map_sg
,
345 .unmap
= gart_iommu_unmap
,
346 .iova_to_phys
= gart_iommu_iova_to_phys
,
347 .pgsize_bitmap
= GART_IOMMU_PGSIZES
,
350 static int tegra_gart_suspend(struct device
*dev
)
352 struct gart_device
*gart
= dev_get_drvdata(dev
);
354 u32
*data
= gart
->savedata
;
357 spin_lock_irqsave(&gart
->pte_lock
, flags
);
358 for_each_gart_pte(gart
, iova
)
359 *(data
++) = gart_read_pte(gart
, iova
);
360 spin_unlock_irqrestore(&gart
->pte_lock
, flags
);
364 static int tegra_gart_resume(struct device
*dev
)
366 struct gart_device
*gart
= dev_get_drvdata(dev
);
369 spin_lock_irqsave(&gart
->pte_lock
, flags
);
370 do_gart_setup(gart
, gart
->savedata
);
371 spin_unlock_irqrestore(&gart
->pte_lock
, flags
);
375 static int tegra_gart_probe(struct platform_device
*pdev
)
377 struct gart_device
*gart
;
378 struct resource
*res
, *res_remap
;
379 void __iomem
*gart_regs
;
380 struct device
*dev
= &pdev
->dev
;
385 BUILD_BUG_ON(PAGE_SHIFT
!= GART_PAGE_SHIFT
);
387 /* the GART memory aperture is required */
388 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
389 res_remap
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
390 if (!res
|| !res_remap
) {
391 dev_err(dev
, "GART memory aperture expected\n");
395 gart
= devm_kzalloc(dev
, sizeof(*gart
), GFP_KERNEL
);
397 dev_err(dev
, "failed to allocate gart_device\n");
401 gart_regs
= devm_ioremap(dev
, res
->start
, resource_size(res
));
403 dev_err(dev
, "failed to remap GART registers\n");
407 gart
->dev
= &pdev
->dev
;
408 spin_lock_init(&gart
->pte_lock
);
409 spin_lock_init(&gart
->client_lock
);
410 INIT_LIST_HEAD(&gart
->client
);
411 gart
->regs
= gart_regs
;
412 gart
->iovmm_base
= (dma_addr_t
)res_remap
->start
;
413 gart
->page_count
= (resource_size(res_remap
) >> GART_PAGE_SHIFT
);
415 gart
->savedata
= vmalloc(sizeof(u32
) * gart
->page_count
);
416 if (!gart
->savedata
) {
417 dev_err(dev
, "failed to allocate context save area\n");
421 platform_set_drvdata(pdev
, gart
);
422 do_gart_setup(gart
, NULL
);
429 static int tegra_gart_remove(struct platform_device
*pdev
)
431 struct gart_device
*gart
= platform_get_drvdata(pdev
);
433 writel(0, gart
->regs
+ GART_CONFIG
);
435 vfree(gart
->savedata
);
440 static const struct dev_pm_ops tegra_gart_pm_ops
= {
441 .suspend
= tegra_gart_suspend
,
442 .resume
= tegra_gart_resume
,
445 static const struct of_device_id tegra_gart_of_match
[] = {
446 { .compatible
= "nvidia,tegra20-gart", },
449 MODULE_DEVICE_TABLE(of
, tegra_gart_of_match
);
451 static struct platform_driver tegra_gart_driver
= {
452 .probe
= tegra_gart_probe
,
453 .remove
= tegra_gart_remove
,
455 .name
= "tegra-gart",
456 .pm
= &tegra_gart_pm_ops
,
457 .of_match_table
= tegra_gart_of_match
,
461 static int tegra_gart_init(void)
463 return platform_driver_register(&tegra_gart_driver
);
466 static void __exit
tegra_gart_exit(void)
468 platform_driver_unregister(&tegra_gart_driver
);
471 subsys_initcall(tegra_gart_init
);
472 module_exit(tegra_gart_exit
);
474 MODULE_DESCRIPTION("IOMMU API for GART in Tegra20");
475 MODULE_AUTHOR("Hiroshi DOYU <hdoyu@nvidia.com>");
476 MODULE_ALIAS("platform:tegra-gart");
477 MODULE_LICENSE("GPL v2");