1 /******************************************************************************
3 * Copyright(c) 2009-2013 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
30 #ifndef __RTL92C_PHY_H__
31 #define __RTL92C_PHY_H__
33 /*It must always set to 4, otherwise read efuse table secquence will be wrong.*/
34 #define MAX_TX_COUNT 4
36 #define MAX_PRECMD_CNT 16
37 #define MAX_RFDEPENDCMD_CNT 16
38 #define MAX_POSTCMD_CNT 16
40 #define MAX_DOZE_WAITING_TIMES_9x 64
42 #define RT_CANNOT_IO(hw) false
43 #define HIGHPOWER_RADIOA_ARRAYLEN 22
45 #define IQK_ADDA_REG_NUM 16
46 #define IQK_BB_REG_NUM 9
47 #define MAX_TOLERANCE 5
48 #define IQK_DELAY_TIME 10
51 #define APK_BB_REG_NUM 5
52 #define APK_AFE_REG_NUM 16
53 #define APK_CURVE_REG_NUM 4
57 #define MAX_STALL_TIME 50
58 #define ANTENNADIVERSITYVALUE 0x80
59 #define MAX_TXPWR_IDX_NMODE_92S 63
60 #define RESET_CNT_LIMIT 3
62 #define IQK_ADDA_REG_NUM 16
63 #define IQK_MAC_REG_NUM 4
65 #define RF6052_MAX_PATH 2
67 #define CT_OFFSET_MAC_ADDR 0X16
69 #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
70 #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
71 #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF 0x66
72 #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
73 #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
75 #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
76 #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
78 #define CT_OFFSET_CHANNEL_PLAH 0x75
79 #define CT_OFFSET_THERMAL_METER 0x78
80 #define CT_OFFSET_RF_OPTION 0x79
81 #define CT_OFFSET_VERSION 0x7E
82 #define CT_OFFSET_CUSTOMER_ID 0x7F
84 #define RTL92C_MAX_PATH_NUM 2
88 CMDID_SET_TXPOWEROWER_LEVEL
,
90 CMDID_WRITEPORT_ULONG
,
91 CMDID_WRITEPORT_USHORT
,
92 CMDID_WRITEPORT_UCHAR
,
97 enum swchnlcmd_id cmdid
;
108 HW90_BLOCK_MAXIMUM
= 4,
111 enum baseband_config_type
{
112 BASEBAND_CONFIG_PHY_REG
= 0,
113 BASEBAND_CONFIG_AGC_TAB
= 1,
116 enum ra_offset_area
{
117 RA_OFFSET_LEGACY_OFDM1
,
118 RA_OFFSET_LEGACY_OFDM2
,
145 struct r_antenna_select_ofdm
{
152 u32 r_ant_non_ht_s1
:4;
157 struct r_antenna_select_cck
{
158 u8 r_cckrx_enable_2
:2;
164 struct efuse_contents
{
165 u8 mac_addr
[ETH_ALEN
];
166 u8 cck_tx_power_idx
[6];
167 u8 ht40_1s_tx_power_idx
[6];
168 u8 ht40_2s_tx_power_idx_diff
[3];
169 u8 ht20_tx_power_idx_diff
[3];
170 u8 ofdm_tx_power_idx_diff
[3];
171 u8 ht40_max_power_offset
[3];
172 u8 ht20_max_power_offset
[3];
181 struct tx_power_struct
{
182 u8 cck
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
183 u8 ht40_1s
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
184 u8 ht40_2s
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
185 u8 ht20_diff
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
186 u8 legacy_ht_diff
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
187 u8 legacy_ht_txpowerdiff
;
188 u8 groupht20
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
189 u8 groupht40
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
191 u32 mcs_original_offset
[4][16];
196 CG_TRX_HW_ANTDIV
= 0x01,
197 CGCS_RX_HW_ANTDIV
= 0x02,
198 FIXED_HW_ANTDIV
= 0x03,
199 CG_TRX_SMART_ANTDIV
= 0x04,
200 CGCS_RX_SW_ANTDIV
= 0x05,
203 extern u32
rtl88e_phy_query_bb_reg(struct ieee80211_hw
*hw
,
204 u32 regaddr
, u32 bitmask
);
205 extern void rtl88e_phy_set_bb_reg(struct ieee80211_hw
*hw
,
206 u32 regaddr
, u32 bitmask
, u32 data
);
207 extern u32
rtl88e_phy_query_rf_reg(struct ieee80211_hw
*hw
,
208 enum radio_path rfpath
, u32 regaddr
,
210 extern void rtl88e_phy_set_rf_reg(struct ieee80211_hw
*hw
,
211 enum radio_path rfpath
, u32 regaddr
,
212 u32 bitmask
, u32 data
);
213 extern bool rtl88e_phy_mac_config(struct ieee80211_hw
*hw
);
214 extern bool rtl88e_phy_bb_config(struct ieee80211_hw
*hw
);
215 extern bool rtl88e_phy_rf_config(struct ieee80211_hw
*hw
);
216 extern void rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw
*hw
);
217 extern void rtl88e_phy_get_txpower_level(struct ieee80211_hw
*hw
,
219 extern void rtl88e_phy_set_txpower_level(struct ieee80211_hw
*hw
, u8 channel
);
220 extern void rtl88e_phy_scan_operation_backup(struct ieee80211_hw
*hw
,
222 extern void rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw
*hw
);
223 extern void rtl88e_phy_set_bw_mode(struct ieee80211_hw
*hw
,
224 enum nl80211_channel_type ch_type
);
225 extern void rtl88e_phy_sw_chnl_callback(struct ieee80211_hw
*hw
);
226 extern u8
rtl88e_phy_sw_chnl(struct ieee80211_hw
*hw
);
227 extern void rtl88e_phy_iq_calibrate(struct ieee80211_hw
*hw
, bool b_recovery
);
228 void rtl88e_phy_lc_calibrate(struct ieee80211_hw
*hw
);
229 void rtl88e_phy_set_rfpath_switch(struct ieee80211_hw
*hw
, bool bmain
);
230 bool rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw
*hw
,
231 enum radio_path rfpath
);
232 bool rtl88e_phy_set_io_cmd(struct ieee80211_hw
*hw
, enum io_type iotype
);
233 extern bool rtl88e_phy_set_rf_power_state(struct ieee80211_hw
*hw
,
234 enum rf_pwrstate rfpwr_state
);