Staging: Panel: panel: Fixed checkpatch line length warnings
[linux/fpc-iii.git] / arch / arm / mach-s3c24xx / s3c2442.c
blob6819961f6b19c0f6cfc7d41b3bb28e386f2869d2
1 /* linux/arch/arm/mach-s3c2442/s3c2442.c
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
7 * S3C2442 core and lock support
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 #include <linux/init.h>
25 #include <linux/module.h>
26 #include <linux/kernel.h>
27 #include <linux/list.h>
28 #include <linux/errno.h>
29 #include <linux/err.h>
30 #include <linux/device.h>
31 #include <linux/syscore_ops.h>
32 #include <linux/interrupt.h>
33 #include <linux/ioport.h>
34 #include <linux/mutex.h>
35 #include <linux/gpio.h>
36 #include <linux/clk.h>
37 #include <linux/io.h>
39 #include <mach/hardware.h>
40 #include <linux/atomic.h>
41 #include <asm/irq.h>
43 #include <mach/regs-clock.h>
45 #include <plat/clock.h>
46 #include <plat/cpu.h>
47 #include <plat/pm.h>
49 #include <plat/gpio-core.h>
50 #include <plat/gpio-cfg.h>
51 #include <plat/gpio-cfg-helpers.h>
53 #include "common.h"
55 /* S3C2442 extended clock support */
57 static unsigned long s3c2442_camif_upll_round(struct clk *clk,
58 unsigned long rate)
60 unsigned long parent_rate = clk_get_rate(clk->parent);
61 int div;
63 if (rate > parent_rate)
64 return parent_rate;
66 div = parent_rate / rate;
68 if (div == 3)
69 return parent_rate / 3;
71 /* note, we remove the +/- 1 calculations for the divisor */
73 div /= 2;
75 if (div < 1)
76 div = 1;
77 else if (div > 16)
78 div = 16;
80 return parent_rate / (div * 2);
83 static int s3c2442_camif_upll_setrate(struct clk *clk, unsigned long rate)
85 unsigned long parent_rate = clk_get_rate(clk->parent);
86 unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
88 rate = s3c2442_camif_upll_round(clk, rate);
90 camdivn &= ~S3C2442_CAMDIVN_CAMCLK_DIV3;
92 if (rate == parent_rate) {
93 camdivn &= ~S3C2440_CAMDIVN_CAMCLK_SEL;
94 } else if ((parent_rate / rate) == 3) {
95 camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
96 camdivn |= S3C2442_CAMDIVN_CAMCLK_DIV3;
97 } else {
98 camdivn &= ~S3C2440_CAMDIVN_CAMCLK_MASK;
99 camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
100 camdivn |= (((parent_rate / rate) / 2) - 1);
103 __raw_writel(camdivn, S3C2440_CAMDIVN);
105 return 0;
108 /* Extra S3C2442 clocks */
110 static struct clk s3c2442_clk_cam = {
111 .name = "camif",
112 .id = -1,
113 .enable = s3c2410_clkcon_enable,
114 .ctrlbit = S3C2440_CLKCON_CAMERA,
117 static struct clk s3c2442_clk_cam_upll = {
118 .name = "camif-upll",
119 .id = -1,
120 .ops = &(struct clk_ops) {
121 .set_rate = s3c2442_camif_upll_setrate,
122 .round_rate = s3c2442_camif_upll_round,
126 static int s3c2442_clk_add(struct device *dev, struct subsys_interface *sif)
128 struct clk *clock_upll;
129 struct clk *clock_h;
130 struct clk *clock_p;
132 clock_p = clk_get(NULL, "pclk");
133 clock_h = clk_get(NULL, "hclk");
134 clock_upll = clk_get(NULL, "upll");
136 if (IS_ERR(clock_p) || IS_ERR(clock_h) || IS_ERR(clock_upll)) {
137 printk(KERN_ERR "S3C2442: Failed to get parent clocks\n");
138 return -EINVAL;
141 s3c2442_clk_cam.parent = clock_h;
142 s3c2442_clk_cam_upll.parent = clock_upll;
144 s3c24xx_register_clock(&s3c2442_clk_cam);
145 s3c24xx_register_clock(&s3c2442_clk_cam_upll);
147 clk_disable(&s3c2442_clk_cam);
149 return 0;
152 static struct subsys_interface s3c2442_clk_interface = {
153 .name = "s3c2442_clk",
154 .subsys = &s3c2442_subsys,
155 .add_dev = s3c2442_clk_add,
158 static __init int s3c2442_clk_init(void)
160 return subsys_interface_register(&s3c2442_clk_interface);
163 arch_initcall(s3c2442_clk_init);
166 static struct device s3c2442_dev = {
167 .bus = &s3c2442_subsys,
170 int __init s3c2442_init(void)
172 printk("S3C2442: Initialising architecture\n");
174 #ifdef CONFIG_PM
175 register_syscore_ops(&s3c2410_pm_syscore_ops);
176 register_syscore_ops(&s3c24xx_irq_syscore_ops);
177 #endif
178 register_syscore_ops(&s3c244x_pm_syscore_ops);
180 return device_register(&s3c2442_dev);
183 void __init s3c2442_map_io(void)
185 s3c244x_map_io();
187 s3c24xx_gpiocfg_default.set_pull = s3c24xx_gpio_setpull_1down;
188 s3c24xx_gpiocfg_default.get_pull = s3c24xx_gpio_getpull_1down;