4 * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
12 #include <linux/err.h>
13 #include <linux/gpio.h>
14 #include <linux/module.h>
16 #include <linux/of_device.h>
17 #include <linux/platform_device.h>
18 #include <linux/regmap.h>
19 #include <linux/mfd/syscon.h>
21 #define GPIO_SYSCON_FEAT_IN BIT(0)
22 #define GPIO_SYSCON_FEAT_OUT BIT(1)
23 #define GPIO_SYSCON_FEAT_DIR BIT(2)
25 /* SYSCON driver is designed to use 32-bit wide registers */
26 #define SYSCON_REG_SIZE (4)
27 #define SYSCON_REG_BITS (SYSCON_REG_SIZE * 8)
30 * struct syscon_gpio_data - Configuration for the device.
31 * compatible: SYSCON driver compatible string.
32 * flags: Set of GPIO_SYSCON_FEAT_ flags:
33 * GPIO_SYSCON_FEAT_IN: GPIOs supports input,
34 * GPIO_SYSCON_FEAT_OUT: GPIOs supports output,
35 * GPIO_SYSCON_FEAT_DIR: GPIOs supports switch direction.
36 * bit_count: Number of bits used as GPIOs.
37 * dat_bit_offset: Offset (in bits) to the first GPIO bit.
38 * dir_bit_offset: Optional offset (in bits) to the first bit to switch
39 * GPIO direction (Used with GPIO_SYSCON_FEAT_DIR flag).
40 * set: HW specific callback to assigns output value
44 struct syscon_gpio_data
{
45 const char *compatible
;
47 unsigned int bit_count
;
48 unsigned int dat_bit_offset
;
49 unsigned int dir_bit_offset
;
50 void (*set
)(struct gpio_chip
*chip
,
51 unsigned offset
, int value
);
54 struct syscon_gpio_priv
{
55 struct gpio_chip chip
;
56 struct regmap
*syscon
;
57 const struct syscon_gpio_data
*data
;
62 static inline struct syscon_gpio_priv
*to_syscon_gpio(struct gpio_chip
*chip
)
64 return container_of(chip
, struct syscon_gpio_priv
, chip
);
67 static int syscon_gpio_get(struct gpio_chip
*chip
, unsigned offset
)
69 struct syscon_gpio_priv
*priv
= to_syscon_gpio(chip
);
70 unsigned int val
, offs
;
73 offs
= priv
->dreg_offset
+ priv
->data
->dat_bit_offset
+ offset
;
75 ret
= regmap_read(priv
->syscon
,
76 (offs
/ SYSCON_REG_BITS
) * SYSCON_REG_SIZE
, &val
);
80 return !!(val
& BIT(offs
% SYSCON_REG_BITS
));
83 static void syscon_gpio_set(struct gpio_chip
*chip
, unsigned offset
, int val
)
85 struct syscon_gpio_priv
*priv
= to_syscon_gpio(chip
);
88 offs
= priv
->dreg_offset
+ priv
->data
->dat_bit_offset
+ offset
;
90 regmap_update_bits(priv
->syscon
,
91 (offs
/ SYSCON_REG_BITS
) * SYSCON_REG_SIZE
,
92 BIT(offs
% SYSCON_REG_BITS
),
93 val
? BIT(offs
% SYSCON_REG_BITS
) : 0);
96 static int syscon_gpio_dir_in(struct gpio_chip
*chip
, unsigned offset
)
98 struct syscon_gpio_priv
*priv
= to_syscon_gpio(chip
);
100 if (priv
->data
->flags
& GPIO_SYSCON_FEAT_DIR
) {
103 offs
= priv
->dir_reg_offset
+
104 priv
->data
->dir_bit_offset
+ offset
;
106 regmap_update_bits(priv
->syscon
,
107 (offs
/ SYSCON_REG_BITS
) * SYSCON_REG_SIZE
,
108 BIT(offs
% SYSCON_REG_BITS
), 0);
114 static int syscon_gpio_dir_out(struct gpio_chip
*chip
, unsigned offset
, int val
)
116 struct syscon_gpio_priv
*priv
= to_syscon_gpio(chip
);
118 if (priv
->data
->flags
& GPIO_SYSCON_FEAT_DIR
) {
121 offs
= priv
->dir_reg_offset
+
122 priv
->data
->dir_bit_offset
+ offset
;
124 regmap_update_bits(priv
->syscon
,
125 (offs
/ SYSCON_REG_BITS
) * SYSCON_REG_SIZE
,
126 BIT(offs
% SYSCON_REG_BITS
),
127 BIT(offs
% SYSCON_REG_BITS
));
130 priv
->data
->set(chip
, offset
, val
);
135 static const struct syscon_gpio_data clps711x_mctrl_gpio
= {
136 /* ARM CLPS711X SYSFLG1 Bits 8-10 */
137 .compatible
= "cirrus,clps711x-syscon1",
138 .flags
= GPIO_SYSCON_FEAT_IN
,
140 .dat_bit_offset
= 0x40 * 8 + 8,
143 #define KEYSTONE_LOCK_BIT BIT(0)
145 static void keystone_gpio_set(struct gpio_chip
*chip
, unsigned offset
, int val
)
147 struct syscon_gpio_priv
*priv
= to_syscon_gpio(chip
);
151 offs
= priv
->dreg_offset
+ priv
->data
->dat_bit_offset
+ offset
;
156 ret
= regmap_update_bits(
158 (offs
/ SYSCON_REG_BITS
) * SYSCON_REG_SIZE
,
159 BIT(offs
% SYSCON_REG_BITS
) | KEYSTONE_LOCK_BIT
,
160 BIT(offs
% SYSCON_REG_BITS
) | KEYSTONE_LOCK_BIT
);
162 dev_err(chip
->dev
, "gpio write failed ret(%d)\n", ret
);
165 static const struct syscon_gpio_data keystone_dsp_gpio
= {
168 .flags
= GPIO_SYSCON_FEAT_OUT
,
171 .set
= keystone_gpio_set
,
174 static const struct of_device_id syscon_gpio_ids
[] = {
176 .compatible
= "cirrus,clps711x-mctrl-gpio",
177 .data
= &clps711x_mctrl_gpio
,
180 .compatible
= "ti,keystone-dsp-gpio",
181 .data
= &keystone_dsp_gpio
,
185 MODULE_DEVICE_TABLE(of
, syscon_gpio_ids
);
187 static int syscon_gpio_probe(struct platform_device
*pdev
)
189 struct device
*dev
= &pdev
->dev
;
190 const struct of_device_id
*of_id
= of_match_device(syscon_gpio_ids
, dev
);
191 struct syscon_gpio_priv
*priv
;
192 struct device_node
*np
= dev
->of_node
;
195 priv
= devm_kzalloc(dev
, sizeof(*priv
), GFP_KERNEL
);
199 priv
->data
= of_id
->data
;
201 if (priv
->data
->compatible
) {
202 priv
->syscon
= syscon_regmap_lookup_by_compatible(
203 priv
->data
->compatible
);
204 if (IS_ERR(priv
->syscon
))
205 return PTR_ERR(priv
->syscon
);
208 syscon_regmap_lookup_by_phandle(np
, "gpio,syscon-dev");
209 if (IS_ERR(priv
->syscon
))
210 return PTR_ERR(priv
->syscon
);
212 ret
= of_property_read_u32_index(np
, "gpio,syscon-dev", 1,
215 dev_err(dev
, "can't read the data register offset!\n");
217 priv
->dreg_offset
<<= 3;
219 ret
= of_property_read_u32_index(np
, "gpio,syscon-dev", 2,
220 &priv
->dir_reg_offset
);
222 dev_err(dev
, "can't read the dir register offset!\n");
224 priv
->dir_reg_offset
<<= 3;
227 priv
->chip
.dev
= dev
;
228 priv
->chip
.owner
= THIS_MODULE
;
229 priv
->chip
.label
= dev_name(dev
);
230 priv
->chip
.base
= -1;
231 priv
->chip
.ngpio
= priv
->data
->bit_count
;
232 priv
->chip
.get
= syscon_gpio_get
;
233 if (priv
->data
->flags
& GPIO_SYSCON_FEAT_IN
)
234 priv
->chip
.direction_input
= syscon_gpio_dir_in
;
235 if (priv
->data
->flags
& GPIO_SYSCON_FEAT_OUT
) {
236 priv
->chip
.set
= priv
->data
->set
? : syscon_gpio_set
;
237 priv
->chip
.direction_output
= syscon_gpio_dir_out
;
240 platform_set_drvdata(pdev
, priv
);
242 return gpiochip_add(&priv
->chip
);
245 static int syscon_gpio_remove(struct platform_device
*pdev
)
247 struct syscon_gpio_priv
*priv
= platform_get_drvdata(pdev
);
249 gpiochip_remove(&priv
->chip
);
253 static struct platform_driver syscon_gpio_driver
= {
255 .name
= "gpio-syscon",
256 .owner
= THIS_MODULE
,
257 .of_match_table
= syscon_gpio_ids
,
259 .probe
= syscon_gpio_probe
,
260 .remove
= syscon_gpio_remove
,
262 module_platform_driver(syscon_gpio_driver
);
264 MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
265 MODULE_DESCRIPTION("SYSCON GPIO driver");
266 MODULE_LICENSE("GPL");