1 // SPDX-License-Identifier: GPL-2.0+
3 * Root interrupt controller for the BCM2836 (Raspberry Pi 2).
5 * Copyright 2015 Broadcom
9 #include <linux/of_address.h>
10 #include <linux/of_irq.h>
11 #include <linux/irqchip.h>
12 #include <linux/irqdomain.h>
13 #include <linux/irqchip/irq-bcm2836.h>
15 #include <asm/exception.h>
17 struct bcm2836_arm_irqchip_intc
{
18 struct irq_domain
*domain
;
22 static struct bcm2836_arm_irqchip_intc intc __read_mostly
;
24 static void bcm2836_arm_irqchip_mask_per_cpu_irq(unsigned int reg_offset
,
28 void __iomem
*reg
= intc
.base
+ reg_offset
+ 4 * cpu
;
30 writel(readl(reg
) & ~BIT(bit
), reg
);
33 static void bcm2836_arm_irqchip_unmask_per_cpu_irq(unsigned int reg_offset
,
37 void __iomem
*reg
= intc
.base
+ reg_offset
+ 4 * cpu
;
39 writel(readl(reg
) | BIT(bit
), reg
);
42 static void bcm2836_arm_irqchip_mask_timer_irq(struct irq_data
*d
)
44 bcm2836_arm_irqchip_mask_per_cpu_irq(LOCAL_TIMER_INT_CONTROL0
,
45 d
->hwirq
- LOCAL_IRQ_CNTPSIRQ
,
49 static void bcm2836_arm_irqchip_unmask_timer_irq(struct irq_data
*d
)
51 bcm2836_arm_irqchip_unmask_per_cpu_irq(LOCAL_TIMER_INT_CONTROL0
,
52 d
->hwirq
- LOCAL_IRQ_CNTPSIRQ
,
56 static struct irq_chip bcm2836_arm_irqchip_timer
= {
57 .name
= "bcm2836-timer",
58 .irq_mask
= bcm2836_arm_irqchip_mask_timer_irq
,
59 .irq_unmask
= bcm2836_arm_irqchip_unmask_timer_irq
,
62 static void bcm2836_arm_irqchip_mask_pmu_irq(struct irq_data
*d
)
64 writel(1 << smp_processor_id(), intc
.base
+ LOCAL_PM_ROUTING_CLR
);
67 static void bcm2836_arm_irqchip_unmask_pmu_irq(struct irq_data
*d
)
69 writel(1 << smp_processor_id(), intc
.base
+ LOCAL_PM_ROUTING_SET
);
72 static struct irq_chip bcm2836_arm_irqchip_pmu
= {
73 .name
= "bcm2836-pmu",
74 .irq_mask
= bcm2836_arm_irqchip_mask_pmu_irq
,
75 .irq_unmask
= bcm2836_arm_irqchip_unmask_pmu_irq
,
78 static void bcm2836_arm_irqchip_mask_gpu_irq(struct irq_data
*d
)
82 static void bcm2836_arm_irqchip_unmask_gpu_irq(struct irq_data
*d
)
86 static struct irq_chip bcm2836_arm_irqchip_gpu
= {
87 .name
= "bcm2836-gpu",
88 .irq_mask
= bcm2836_arm_irqchip_mask_gpu_irq
,
89 .irq_unmask
= bcm2836_arm_irqchip_unmask_gpu_irq
,
92 static int bcm2836_map(struct irq_domain
*d
, unsigned int irq
,
95 struct irq_chip
*chip
;
98 case LOCAL_IRQ_CNTPSIRQ
:
99 case LOCAL_IRQ_CNTPNSIRQ
:
100 case LOCAL_IRQ_CNTHPIRQ
:
101 case LOCAL_IRQ_CNTVIRQ
:
102 chip
= &bcm2836_arm_irqchip_timer
;
104 case LOCAL_IRQ_GPU_FAST
:
105 chip
= &bcm2836_arm_irqchip_gpu
;
107 case LOCAL_IRQ_PMU_FAST
:
108 chip
= &bcm2836_arm_irqchip_pmu
;
111 pr_warn_once("Unexpected hw irq: %lu\n", hw
);
115 irq_set_percpu_devid(irq
);
116 irq_domain_set_info(d
, irq
, hw
, chip
, d
->host_data
,
117 handle_percpu_devid_irq
, NULL
, NULL
);
118 irq_set_status_flags(irq
, IRQ_NOAUTOEN
);
124 __exception_irq_entry
bcm2836_arm_irqchip_handle_irq(struct pt_regs
*regs
)
126 int cpu
= smp_processor_id();
129 stat
= readl_relaxed(intc
.base
+ LOCAL_IRQ_PENDING0
+ 4 * cpu
);
130 if (stat
& BIT(LOCAL_IRQ_MAILBOX0
)) {
132 void __iomem
*mailbox0
= (intc
.base
+
133 LOCAL_MAILBOX0_CLR0
+ 16 * cpu
);
134 u32 mbox_val
= readl(mailbox0
);
135 u32 ipi
= ffs(mbox_val
) - 1;
137 writel(1 << ipi
, mailbox0
);
138 handle_IPI(ipi
, regs
);
141 u32 hwirq
= ffs(stat
) - 1;
143 handle_domain_irq(intc
.domain
, hwirq
, regs
);
148 static void bcm2836_arm_irqchip_send_ipi(const struct cpumask
*mask
,
152 void __iomem
*mailbox0_base
= intc
.base
+ LOCAL_MAILBOX0_SET0
;
155 * Ensure that stores to normal memory are visible to the
156 * other CPUs before issuing the IPI.
160 for_each_cpu(cpu
, mask
) {
161 writel(1 << ipi
, mailbox0_base
+ 16 * cpu
);
165 static int bcm2836_cpu_starting(unsigned int cpu
)
167 bcm2836_arm_irqchip_unmask_per_cpu_irq(LOCAL_MAILBOX_INT_CONTROL0
, 0,
172 static int bcm2836_cpu_dying(unsigned int cpu
)
174 bcm2836_arm_irqchip_mask_per_cpu_irq(LOCAL_MAILBOX_INT_CONTROL0
, 0,
180 static const struct irq_domain_ops bcm2836_arm_irqchip_intc_ops
= {
181 .xlate
= irq_domain_xlate_onetwocell
,
186 bcm2836_arm_irqchip_smp_init(void)
189 /* Unmask IPIs to the boot CPU. */
190 cpuhp_setup_state(CPUHP_AP_IRQ_BCM2836_STARTING
,
191 "irqchip/bcm2836:starting", bcm2836_cpu_starting
,
194 set_smp_cross_call(bcm2836_arm_irqchip_send_ipi
);
199 * The LOCAL_IRQ_CNT* timer firings are based off of the external
200 * oscillator with some scaling. The firmware sets up CNTFRQ to
201 * report 19.2Mhz, but doesn't set up the scaling registers.
203 static void bcm2835_init_local_timer_frequency(void)
206 * Set the timer to source from the 19.2Mhz crystal clock (bit
207 * 8 unset), and only increment by 1 instead of 2 (bit 9
210 writel(0, intc
.base
+ LOCAL_CONTROL
);
213 * Set the timer prescaler to 1:1 (timer freq = input freq *
216 writel(0x80000000, intc
.base
+ LOCAL_PRESCALER
);
219 static int __init
bcm2836_arm_irqchip_l1_intc_of_init(struct device_node
*node
,
220 struct device_node
*parent
)
222 intc
.base
= of_iomap(node
, 0);
224 panic("%pOF: unable to map local interrupt registers\n", node
);
227 bcm2835_init_local_timer_frequency();
229 intc
.domain
= irq_domain_add_linear(node
, LAST_IRQ
+ 1,
230 &bcm2836_arm_irqchip_intc_ops
,
233 panic("%pOF: unable to create IRQ domain\n", node
);
235 bcm2836_arm_irqchip_smp_init();
237 set_handle_irq(bcm2836_arm_irqchip_handle_irq
);
241 IRQCHIP_DECLARE(bcm2836_arm_irqchip_l1_intc
, "brcm,bcm2836-l1-intc",
242 bcm2836_arm_irqchip_l1_intc_of_init
);