[x86/MIR] Implement support for pre- and post-instruction symbols, as
[llvm-complete.git] / test / CodeGen / MIR / X86 / expected-machine-operand.mir
blob89bec0e5bb3bf78437d0690d2685cab16cbd38d9
1 # RUN: not llc -march=x86-64 -run-pass none -o /dev/null %s 2>&1 | FileCheck %s
3 --- |
5   define i32 @foo() {
6   entry:
7     ret i32 0
8   }
10 ...
11 ---
12 name:            foo
13 body: |
14   bb.0.entry:
15     ; CHECK: [[@LINE+1]]:20: expected a machine operand
16     $eax = XOR32rr =
17     RETQ $eax
18 ...