1 //===-- MipsSubtarget.cpp - Mips Subtarget Information --------------------===//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
9 // This file implements the Mips specific subclass of TargetSubtargetInfo.
11 //===----------------------------------------------------------------------===//
13 #include "MipsSubtarget.h"
15 #include "MipsMachineFunction.h"
16 #include "MipsRegisterInfo.h"
17 #include "MipsTargetMachine.h"
18 #include "MipsCallLowering.h"
19 #include "MipsLegalizerInfo.h"
20 #include "MipsRegisterBankInfo.h"
21 #include "llvm/IR/Attributes.h"
22 #include "llvm/IR/Function.h"
23 #include "llvm/Support/CommandLine.h"
24 #include "llvm/Support/Debug.h"
25 #include "llvm/Support/TargetRegistry.h"
26 #include "llvm/Support/raw_ostream.h"
30 #define DEBUG_TYPE "mips-subtarget"
32 #define GET_SUBTARGETINFO_TARGET_DESC
33 #define GET_SUBTARGETINFO_CTOR
34 #include "MipsGenSubtargetInfo.inc"
36 // FIXME: Maybe this should be on by default when Mips16 is specified
39 Mixed16_32("mips-mixed-16-32", cl::init(false),
40 cl::desc("Allow for a mixture of Mips16 "
41 "and Mips32 code in a single output file"),
44 static cl::opt
<bool> Mips_Os16("mips-os16", cl::init(false),
45 cl::desc("Compile all functions that don't use "
46 "floating point as Mips 16"),
49 static cl::opt
<bool> Mips16HardFloat("mips16-hard-float", cl::NotHidden
,
50 cl::desc("Enable mips16 hard float."),
54 Mips16ConstantIslands("mips16-constant-islands", cl::NotHidden
,
55 cl::desc("Enable mips16 constant islands."),
59 GPOpt("mgpopt", cl::Hidden
,
60 cl::desc("Enable gp-relative addressing of mips small data items"));
62 bool MipsSubtarget::DspWarningPrinted
= false;
63 bool MipsSubtarget::MSAWarningPrinted
= false;
64 bool MipsSubtarget::VirtWarningPrinted
= false;
65 bool MipsSubtarget::CRCWarningPrinted
= false;
66 bool MipsSubtarget::GINVWarningPrinted
= false;
68 void MipsSubtarget::anchor() {}
70 MipsSubtarget::MipsSubtarget(const Triple
&TT
, StringRef CPU
, StringRef FS
,
71 bool little
, const MipsTargetMachine
&TM
,
72 MaybeAlign StackAlignOverride
)
73 : MipsGenSubtargetInfo(TT
, CPU
, FS
), MipsArchVersion(MipsDefault
),
74 IsLittle(little
), IsSoftFloat(false), IsSingleFloat(false), IsFPXX(false),
75 NoABICalls(false), Abs2008(false), IsFP64bit(false), UseOddSPReg(true),
76 IsNaN2008bit(false), IsGP64bit(false), HasVFPU(false), HasCnMips(false),
77 HasMips3_32(false), HasMips3_32r2(false), HasMips4_32(false),
78 HasMips4_32r2(false), HasMips5_32r2(false), InMips16Mode(false),
79 InMips16HardFloat(Mips16HardFloat
), InMicroMipsMode(false), HasDSP(false),
80 HasDSPR2(false), HasDSPR3(false), AllowMixed16_32(Mixed16_32
| Mips_Os16
),
81 Os16(Mips_Os16
), HasMSA(false), UseTCCInDIV(false), HasSym32(false),
82 HasEVA(false), DisableMadd4(false), HasMT(false), HasCRC(false),
83 HasVirt(false), HasGINV(false), UseIndirectJumpsHazard(false),
84 StackAlignOverride(StackAlignOverride
), TM(TM
), TargetTriple(TT
),
85 TSInfo(), InstrInfo(MipsInstrInfo::create(
86 initializeSubtargetDependencies(CPU
, FS
, TM
))),
87 FrameLowering(MipsFrameLowering::create(*this)),
88 TLInfo(MipsTargetLowering::create(TM
, *this)) {
90 if (MipsArchVersion
== MipsDefault
)
91 MipsArchVersion
= Mips32
;
93 // Don't even attempt to generate code for MIPS-I and MIPS-V. They have not
94 // been tested and currently exist for the integrated assembler only.
95 if (MipsArchVersion
== Mips1
)
96 report_fatal_error("Code generation for MIPS-I is not implemented", false);
97 if (MipsArchVersion
== Mips5
)
98 report_fatal_error("Code generation for MIPS-V is not implemented", false);
100 // Check if Architecture and ABI are compatible.
101 assert(((!isGP64bit() && isABI_O32()) ||
102 (isGP64bit() && (isABI_N32() || isABI_N64()))) &&
103 "Invalid Arch & ABI pair.");
105 if (hasMSA() && !isFP64bit())
106 report_fatal_error("MSA requires a 64-bit FPU register file (FR=1 mode). "
110 if (isFP64bit() && !hasMips64() && hasMips32() && !hasMips32r2())
112 "FPU with 64-bit registers is not available on MIPS32 pre revision 2. "
113 "Use -mcpu=mips32r2 or greater.");
115 if (!isABI_O32() && !useOddSPReg())
116 report_fatal_error("-mattr=+nooddspreg requires the O32 ABI.", false);
118 if (IsFPXX
&& (isABI_N32() || isABI_N64()))
119 report_fatal_error("FPXX is not permitted for the N32/N64 ABI's.", false);
121 if (hasMips64r6() && InMicroMipsMode
)
122 report_fatal_error("microMIPS64R6 is not supported", false);
124 if (!isABI_O32() && InMicroMipsMode
)
125 report_fatal_error("microMIPS64 is not supported.", false);
127 if (UseIndirectJumpsHazard
) {
130 "cannot combine indirect jumps with hazard barriers and microMIPS");
133 "indirect jumps with hazard barriers requires MIPS32R2 or later");
135 if (inAbs2008Mode() && hasMips32() && !hasMips32r2()) {
136 report_fatal_error("IEEE 754-2008 abs.fmt is not supported for the given "
142 StringRef ISA
= hasMips64r6() ? "MIPS64r6" : "MIPS32r6";
146 assert(inAbs2008Mode());
148 report_fatal_error(ISA
+ " is not compatible with the DSP ASE", false);
151 if (NoABICalls
&& TM
.isPositionIndependent())
152 report_fatal_error("position-independent code requires '-mabicalls'");
154 if (isABI_N64() && !TM
.isPositionIndependent() && !hasSym32())
157 // Set UseSmallSection.
158 UseSmallSection
= GPOpt
;
159 if (!NoABICalls
&& GPOpt
) {
160 errs() << "warning: cannot use small-data accesses for '-mabicalls'"
162 UseSmallSection
= false;
165 if (hasDSPR2() && !DspWarningPrinted
) {
166 if (hasMips64() && !hasMips64r2()) {
167 errs() << "warning: the 'dspr2' ASE requires MIPS64 revision 2 or "
169 DspWarningPrinted
= true;
170 } else if (hasMips32() && !hasMips32r2()) {
171 errs() << "warning: the 'dspr2' ASE requires MIPS32 revision 2 or "
173 DspWarningPrinted
= true;
175 } else if (hasDSP() && !DspWarningPrinted
) {
176 if (hasMips64() && !hasMips64r2()) {
177 errs() << "warning: the 'dsp' ASE requires MIPS64 revision 2 or "
179 DspWarningPrinted
= true;
180 } else if (hasMips32() && !hasMips32r2()) {
181 errs() << "warning: the 'dsp' ASE requires MIPS32 revision 2 or "
183 DspWarningPrinted
= true;
187 StringRef ArchName
= hasMips64() ? "MIPS64" : "MIPS32";
189 if (!hasMips32r5() && hasMSA() && !MSAWarningPrinted
) {
190 errs() << "warning: the 'msa' ASE requires " << ArchName
191 << " revision 5 or greater\n";
192 MSAWarningPrinted
= true;
194 if (!hasMips32r5() && hasVirt() && !VirtWarningPrinted
) {
195 errs() << "warning: the 'virt' ASE requires " << ArchName
196 << " revision 5 or greater\n";
197 VirtWarningPrinted
= true;
199 if (!hasMips32r6() && hasCRC() && !CRCWarningPrinted
) {
200 errs() << "warning: the 'crc' ASE requires " << ArchName
201 << " revision 6 or greater\n";
202 CRCWarningPrinted
= true;
204 if (!hasMips32r6() && hasGINV() && !GINVWarningPrinted
) {
205 errs() << "warning: the 'ginv' ASE requires " << ArchName
206 << " revision 6 or greater\n";
207 GINVWarningPrinted
= true;
210 CallLoweringInfo
.reset(new MipsCallLowering(*getTargetLowering()));
211 Legalizer
.reset(new MipsLegalizerInfo(*this));
213 auto *RBI
= new MipsRegisterBankInfo(*getRegisterInfo());
214 RegBankInfo
.reset(RBI
);
215 InstSelector
.reset(createMipsInstructionSelector(
216 *static_cast<const MipsTargetMachine
*>(&TM
), *this, *RBI
));
219 bool MipsSubtarget::isPositionIndependent() const {
220 return TM
.isPositionIndependent();
223 /// This overrides the PostRAScheduler bit in the SchedModel for any CPU.
224 bool MipsSubtarget::enablePostRAScheduler() const { return true; }
226 void MipsSubtarget::getCriticalPathRCs(RegClassVector
&CriticalPathRCs
) const {
227 CriticalPathRCs
.clear();
228 CriticalPathRCs
.push_back(isGP64bit() ? &Mips::GPR64RegClass
229 : &Mips::GPR32RegClass
);
232 CodeGenOpt::Level
MipsSubtarget::getOptLevelToEnablePostRAScheduler() const {
233 return CodeGenOpt::Aggressive
;
237 MipsSubtarget::initializeSubtargetDependencies(StringRef CPU
, StringRef FS
,
238 const TargetMachine
&TM
) {
239 std::string CPUName
= MIPS_MC::selectMipsCPU(TM
.getTargetTriple(), CPU
);
241 // Parse features string.
242 ParseSubtargetFeatures(CPUName
, FS
);
243 // Initialize scheduling itinerary for the specified CPU.
244 InstrItins
= getInstrItineraryForCPU(CPUName
);
246 if (InMips16Mode
&& !IsSoftFloat
)
247 InMips16HardFloat
= true;
249 if (StackAlignOverride
)
250 stackAlignment
= *StackAlignOverride
;
251 else if (isABI_N32() || isABI_N64())
252 stackAlignment
= Align(16);
254 assert(isABI_O32() && "Unknown ABI for stack alignment!");
255 stackAlignment
= Align(8);
261 bool MipsSubtarget::useConstantIslands() {
262 LLVM_DEBUG(dbgs() << "use constant islands " << Mips16ConstantIslands
264 return Mips16ConstantIslands
;
267 Reloc::Model
MipsSubtarget::getRelocationModel() const {
268 return TM
.getRelocationModel();
271 bool MipsSubtarget::isABI_N64() const { return getABI().IsN64(); }
272 bool MipsSubtarget::isABI_N32() const { return getABI().IsN32(); }
273 bool MipsSubtarget::isABI_O32() const { return getABI().IsO32(); }
274 const MipsABIInfo
&MipsSubtarget::getABI() const { return TM
.getABI(); }
276 const CallLowering
*MipsSubtarget::getCallLowering() const {
277 return CallLoweringInfo
.get();
280 const LegalizerInfo
*MipsSubtarget::getLegalizerInfo() const {
281 return Legalizer
.get();
284 const RegisterBankInfo
*MipsSubtarget::getRegBankInfo() const {
285 return RegBankInfo
.get();
288 InstructionSelector
*MipsSubtarget::getInstructionSelector() const {
289 return InstSelector
.get();