1 ; RUN: llc -march=hexagon < %s | FileCheck %s
4 ; Hexagon early if-conversion used to crash on this testcase due to not
5 ; recognizing vector predicate registers.
7 target triple = "hexagon"
9 ; Check that the early if-conversion has not happened.
12 ; CHECK: q{{[0-3]}} = not
14 ; CHECK: if (q{{[0-3]}}) vmem
15 define void @fred(i32 %a0) #0 {
17 %v2 = tail call <1024 x i1> @llvm.hexagon.V6.pred.scalar2.128B(i32 %a0) #2
18 br i1 undef, label %b3, label %b5
21 %v4 = tail call <1024 x i1> @llvm.hexagon.V6.pred.not.128B(<1024 x i1> %v2) #2
24 b5: ; preds = %b3, %b1
25 %v6 = phi <1024 x i1> [ %v4, %b3 ], [ %v2, %b1 ]
26 %v7 = bitcast <1024 x i1> %v6 to <32 x i32>
27 tail call void asm sideeffect "if ($0) vmem($1) = $2;", "q,r,v,~{memory}"(<32 x i32> %v7, <32 x i32>* undef, <32 x i32> undef) #2
31 declare <1024 x i1> @llvm.hexagon.V6.pred.scalar2.128B(i32) #1
32 declare <1024 x i1> @llvm.hexagon.V6.pred.not.128B(<1024 x i1>) #1
34 attributes #0 = { nounwind "target-cpu"="hexagonv60" "target-features"="+hvx,+hvx-length128b" }
35 attributes #1 = { nounwind readnone }
36 attributes #2 = { nounwind }