1 ; RUN: llc -march=hexagon < %s | FileCheck %s
2 ; Check that we generate load instructions with global + offset
5 %s.0 = type { i8, i8, i16, i32 }
7 @g0 = common global %s.0 zeroinitializer, align 4
10 ; CHECK: r{{[0-9]+}} = memw(##g0+4)
11 define void @f0(i32 %a0, i32 %a1, i32* nocapture %a2) #0 {
13 %v0 = icmp sgt i32 %a0, %a1
14 br i1 %v0, label %b1, label %b2
17 %v1 = load i32, i32* getelementptr inbounds (%s.0, %s.0* @g0, i32 0, i32 3), align 4
18 store i32 %v1, i32* %a2, align 4
21 b2: ; preds = %b1, %b0
26 ; CHECK: r{{[0-9]+}} = memub(##g0+1)
27 define void @f1(i32 %a0, i32 %a1, i8* nocapture %a2) #0 {
29 %v0 = icmp sgt i32 %a0, %a1
30 br i1 %v0, label %b1, label %b2
33 %v1 = load i8, i8* getelementptr inbounds (%s.0, %s.0* @g0, i32 0, i32 1), align 1
34 store i8 %v1, i8* %a2, align 1
37 b2: ; preds = %b1, %b0
42 ; CHECK: r{{[0-9]+}} = memuh(##g0+2)
43 define void @f2(i32 %a0, i32 %a1, i16* %a2) #0 {
45 %v0 = icmp sgt i32 %a0, %a1
46 br i1 %v0, label %b1, label %b2
49 %v1 = load i16, i16* getelementptr inbounds (%s.0, %s.0* @g0, i32 0, i32 2), align 2
50 store i16 %v1, i16* %a2, align 2
53 b2: ; preds = %b1, %b0
57 attributes #0 = { nounwind "target-cpu"="hexagonv5" }