1 //===- NVPTXInstrInfo.cpp - NVPTX Instruction Information -----------------===//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
9 // This file contains the NVPTX implementation of the TargetInstrInfo class.
11 //===----------------------------------------------------------------------===//
13 #include "NVPTXInstrInfo.h"
15 #include "NVPTXTargetMachine.h"
16 #include "llvm/ADT/STLExtras.h"
17 #include "llvm/CodeGen/MachineFunction.h"
18 #include "llvm/CodeGen/MachineInstrBuilder.h"
19 #include "llvm/CodeGen/MachineRegisterInfo.h"
20 #include "llvm/IR/Function.h"
24 #define GET_INSTRINFO_CTOR_DTOR
25 #include "NVPTXGenInstrInfo.inc"
27 // Pin the vtable to this file.
28 void NVPTXInstrInfo::anchor() {}
30 NVPTXInstrInfo::NVPTXInstrInfo() : NVPTXGenInstrInfo(), RegInfo() {}
32 void NVPTXInstrInfo::copyPhysReg(MachineBasicBlock
&MBB
,
33 MachineBasicBlock::iterator I
,
34 const DebugLoc
&DL
, unsigned DestReg
,
35 unsigned SrcReg
, bool KillSrc
) const {
36 const MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
37 const TargetRegisterClass
*DestRC
= MRI
.getRegClass(DestReg
);
38 const TargetRegisterClass
*SrcRC
= MRI
.getRegClass(SrcReg
);
40 if (RegInfo
.getRegSizeInBits(*DestRC
) != RegInfo
.getRegSizeInBits(*SrcRC
))
41 report_fatal_error("Copy one register into another with a different width");
44 if (DestRC
== &NVPTX::Int1RegsRegClass
) {
46 } else if (DestRC
== &NVPTX::Int16RegsRegClass
) {
48 } else if (DestRC
== &NVPTX::Int32RegsRegClass
) {
49 Op
= (SrcRC
== &NVPTX::Int32RegsRegClass
? NVPTX::IMOV32rr
50 : NVPTX::BITCONVERT_32_F2I
);
51 } else if (DestRC
== &NVPTX::Int64RegsRegClass
) {
52 Op
= (SrcRC
== &NVPTX::Int64RegsRegClass
? NVPTX::IMOV64rr
53 : NVPTX::BITCONVERT_64_F2I
);
54 } else if (DestRC
== &NVPTX::Float16RegsRegClass
) {
55 Op
= (SrcRC
== &NVPTX::Float16RegsRegClass
? NVPTX::FMOV16rr
56 : NVPTX::BITCONVERT_16_I2F
);
57 } else if (DestRC
== &NVPTX::Float16x2RegsRegClass
) {
59 } else if (DestRC
== &NVPTX::Float32RegsRegClass
) {
60 Op
= (SrcRC
== &NVPTX::Float32RegsRegClass
? NVPTX::FMOV32rr
61 : NVPTX::BITCONVERT_32_I2F
);
62 } else if (DestRC
== &NVPTX::Float64RegsRegClass
) {
63 Op
= (SrcRC
== &NVPTX::Float64RegsRegClass
? NVPTX::FMOV64rr
64 : NVPTX::BITCONVERT_64_I2F
);
66 llvm_unreachable("Bad register copy");
68 BuildMI(MBB
, I
, DL
, get(Op
), DestReg
)
69 .addReg(SrcReg
, getKillRegState(KillSrc
));
72 /// AnalyzeBranch - Analyze the branching code at the end of MBB, returning
73 /// true if it cannot be understood (e.g. it's a switch dispatch or isn't
74 /// implemented for a target). Upon success, this returns false and returns
75 /// with the following information in various cases:
77 /// 1. If this block ends with no branches (it just falls through to its succ)
78 /// just return false, leaving TBB/FBB null.
79 /// 2. If this block ends with only an unconditional branch, it sets TBB to be
80 /// the destination block.
81 /// 3. If this block ends with an conditional branch and it falls through to
82 /// an successor block, it sets TBB to be the branch destination block and a
83 /// list of operands that evaluate the condition. These
84 /// operands can be passed to other TargetInstrInfo methods to create new
86 /// 4. If this block ends with an conditional branch and an unconditional
87 /// block, it returns the 'true' destination in TBB, the 'false' destination
88 /// in FBB, and a list of operands that evaluate the condition. These
89 /// operands can be passed to other TargetInstrInfo methods to create new
92 /// Note that removeBranch and insertBranch must be implemented to support
93 /// cases where this method returns success.
95 bool NVPTXInstrInfo::analyzeBranch(MachineBasicBlock
&MBB
,
96 MachineBasicBlock
*&TBB
,
97 MachineBasicBlock
*&FBB
,
98 SmallVectorImpl
<MachineOperand
> &Cond
,
99 bool AllowModify
) const {
100 // If the block has no terminators, it just falls into the block after it.
101 MachineBasicBlock::iterator I
= MBB
.end();
102 if (I
== MBB
.begin() || !isUnpredicatedTerminator(*--I
))
105 // Get the last instruction in the block.
106 MachineInstr
&LastInst
= *I
;
108 // If there is only one terminator instruction, process it.
109 if (I
== MBB
.begin() || !isUnpredicatedTerminator(*--I
)) {
110 if (LastInst
.getOpcode() == NVPTX::GOTO
) {
111 TBB
= LastInst
.getOperand(0).getMBB();
113 } else if (LastInst
.getOpcode() == NVPTX::CBranch
) {
114 // Block ends with fall-through condbranch.
115 TBB
= LastInst
.getOperand(1).getMBB();
116 Cond
.push_back(LastInst
.getOperand(0));
119 // Otherwise, don't know what this is.
123 // Get the instruction before it if it's a terminator.
124 MachineInstr
&SecondLastInst
= *I
;
126 // If there are three terminators, we don't know what sort of block this is.
127 if (I
!= MBB
.begin() && isUnpredicatedTerminator(*--I
))
130 // If the block ends with NVPTX::GOTO and NVPTX:CBranch, handle it.
131 if (SecondLastInst
.getOpcode() == NVPTX::CBranch
&&
132 LastInst
.getOpcode() == NVPTX::GOTO
) {
133 TBB
= SecondLastInst
.getOperand(1).getMBB();
134 Cond
.push_back(SecondLastInst
.getOperand(0));
135 FBB
= LastInst
.getOperand(0).getMBB();
139 // If the block ends with two NVPTX:GOTOs, handle it. The second one is not
140 // executed, so remove it.
141 if (SecondLastInst
.getOpcode() == NVPTX::GOTO
&&
142 LastInst
.getOpcode() == NVPTX::GOTO
) {
143 TBB
= SecondLastInst
.getOperand(0).getMBB();
146 I
->eraseFromParent();
150 // Otherwise, can't handle this.
154 unsigned NVPTXInstrInfo::removeBranch(MachineBasicBlock
&MBB
,
155 int *BytesRemoved
) const {
156 assert(!BytesRemoved
&& "code size not handled");
157 MachineBasicBlock::iterator I
= MBB
.end();
158 if (I
== MBB
.begin())
161 if (I
->getOpcode() != NVPTX::GOTO
&& I
->getOpcode() != NVPTX::CBranch
)
164 // Remove the branch.
165 I
->eraseFromParent();
169 if (I
== MBB
.begin())
172 if (I
->getOpcode() != NVPTX::CBranch
)
175 // Remove the branch.
176 I
->eraseFromParent();
180 unsigned NVPTXInstrInfo::insertBranch(MachineBasicBlock
&MBB
,
181 MachineBasicBlock
*TBB
,
182 MachineBasicBlock
*FBB
,
183 ArrayRef
<MachineOperand
> Cond
,
185 int *BytesAdded
) const {
186 assert(!BytesAdded
&& "code size not handled");
188 // Shouldn't be a fall through.
189 assert(TBB
&& "insertBranch must not be told to insert a fallthrough");
190 assert((Cond
.size() == 1 || Cond
.size() == 0) &&
191 "NVPTX branch conditions have two components!");
195 if (Cond
.empty()) // Unconditional branch
196 BuildMI(&MBB
, DL
, get(NVPTX::GOTO
)).addMBB(TBB
);
197 else // Conditional branch
198 BuildMI(&MBB
, DL
, get(NVPTX::CBranch
)).addReg(Cond
[0].getReg())
203 // Two-way Conditional Branch.
204 BuildMI(&MBB
, DL
, get(NVPTX::CBranch
)).addReg(Cond
[0].getReg()).addMBB(TBB
);
205 BuildMI(&MBB
, DL
, get(NVPTX::GOTO
)).addMBB(FBB
);