1 ; RUN: llc -mtriple=arm64-- -O0 -debug-pass=Structure < %s -o /dev/null 2>&1 | grep -v "Verify generated machine code" | FileCheck %s
5 ; CHECK-LABEL: Pass Arguments:
6 ; CHECK-NEXT: Target Library Information
7 ; CHECK-NEXT: Target Pass Configuration
8 ; CHECK-NEXT: Machine Module Information
9 ; CHECK-NEXT: Target Transform Information
10 ; CHECK-NEXT: Type-Based Alias Analysis
11 ; CHECK-NEXT: Scoped NoAlias Alias Analysis
12 ; CHECK-NEXT: Assumption Cache Tracker
13 ; CHECK-NEXT: Create Garbage Collector Module Metadata
14 ; CHECK-NEXT: Machine Branch Probability Analysis
15 ; CHECK-NEXT: ModulePass Manager
16 ; CHECK-NEXT: Pre-ISel Intrinsic Lowering
17 ; CHECK-NEXT: FunctionPass Manager
18 ; CHECK-NEXT: Expand Atomic instructions
19 ; CHECK-NEXT: Dominator Tree Construction
20 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
21 ; CHECK-NEXT: Module Verifier
22 ; CHECK-NEXT: Lower Garbage Collection Instructions
23 ; CHECK-NEXT: Shadow Stack GC Lowering
24 ; CHECK-NEXT: Remove unreachable blocks from the CFG
25 ; CHECK-NEXT: Instrument function entry/exit with calls to e.g. mcount() (post inlining)
26 ; CHECK-NEXT: Scalarize Masked Memory Intrinsics
27 ; CHECK-NEXT: Expand reduction intrinsics
28 ; CHECK-NEXT: AArch64 Stack Tagging
29 ; CHECK-NEXT: Rewrite Symbols
30 ; CHECK-NEXT: FunctionPass Manager
31 ; CHECK-NEXT: Dominator Tree Construction
32 ; CHECK-NEXT: Exception handling preparation
33 ; CHECK-NEXT: Safe Stack instrumentation pass
34 ; CHECK-NEXT: Insert stack protectors
35 ; CHECK-NEXT: Module Verifier
36 ; CHECK-NEXT: Analysis containing CSE Info
37 ; CHECK-NEXT: IRTranslator
38 ; CHECK-NEXT: Analysis for ComputingKnownBits
39 ; CHECK-NEXT: AArch64PreLegalizerCombiner
40 ; CHECK-NEXT: Analysis containing CSE Info
41 ; CHECK-NEXT: Legalizer
42 ; CHECK-NEXT: RegBankSelect
43 ; CHECK-NEXT: Localizer
44 ; CHECK-NEXT: Analysis for ComputingKnownBits
45 ; CHECK-NEXT: InstructionSelect
46 ; CHECK-NEXT: ResetMachineFunction
47 ; CHECK-NEXT: AArch64 Instruction Selection
48 ; CHECK-NEXT: Finalize ISel and expand pseudo-instructions
49 ; CHECK-NEXT: Local Stack Slot Allocation
50 ; CHECK-NEXT: Eliminate PHI nodes for register allocation
51 ; CHECK-NEXT: Two-Address instruction pass
52 ; CHECK-NEXT: Fast Register Allocator
53 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
54 ; CHECK-NEXT: Machine Optimization Remark Emitter
55 ; CHECK-NEXT: Prologue/Epilogue Insertion & Frame Finalization
56 ; CHECK-NEXT: Post-RA pseudo instruction expansion pass
57 ; CHECK-NEXT: AArch64 pseudo instruction expansion pass
58 ; CHECK-NEXT: AArch64 speculation hardening pass
59 ; CHECK-NEXT: Analyze Machine Code For Garbage Collection
60 ; CHECK-NEXT: Branch relaxation pass
61 ; CHECK-NEXT: AArch64 Branch Targets
62 ; CHECK-NEXT: Contiguously Lay Out Funclets
63 ; CHECK-NEXT: StackMap Liveness Analysis
64 ; CHECK-NEXT: Live DEBUG_VALUE analysis
65 ; CHECK-NEXT: Insert fentry calls
66 ; CHECK-NEXT: Insert XRay ops
67 ; CHECK-NEXT: Implement the 'patchable-function' attribute
68 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
69 ; CHECK-NEXT: Machine Optimization Remark Emitter
70 ; CHECK-NEXT: AArch64 Assembly Printer
71 ; CHECK-NEXT: Free MachineFunction