1 //===-- MSP430ISelLowering.h - MSP430 DAG Lowering Interface ----*- C++ -*-===//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
9 // This file defines the interfaces that MSP430 uses to lower LLVM code into a
12 //===----------------------------------------------------------------------===//
14 #ifndef LLVM_LIB_TARGET_MSP430_MSP430ISELLOWERING_H
15 #define LLVM_LIB_TARGET_MSP430_MSP430ISELLOWERING_H
18 #include "llvm/CodeGen/SelectionDAG.h"
19 #include "llvm/CodeGen/TargetLowering.h"
23 enum NodeType
: unsigned {
24 FIRST_NUMBER
= ISD::BUILTIN_OP_END
,
26 /// Return with a flag operand. Operand 0 is the chain operand.
29 /// Same as RET_FLAG, but used for returning from ISRs.
32 /// Y = R{R,L}A X, rotate right (left) arithmetically
35 /// Y = RRC X, rotate right via carry
38 /// Rotate right via carry, carry gets cleared beforehand by clrc
41 /// CALL - These operations represent an abstract call
42 /// instruction, which includes a bunch of information.
45 /// Wrapper - A wrapper node for TargetConstantPool, TargetExternalSymbol,
46 /// and TargetGlobalAddress.
49 /// CMP - Compare instruction.
52 /// SetCC - Operand 0 is condition code, and operand 1 is the flag
53 /// operand produced by a CMP instruction.
56 /// MSP430 conditional branches. Operand 0 is the chain operand, operand 1
57 /// is the block to branch if condition is true, operand 2 is the
58 /// condition code, and operand 3 is the flag operand produced by a CMP
62 /// SELECT_CC - Operand 0 and operand 1 are selection variable, operand 3
63 /// is condition code and operand 4 is flag operand.
66 /// DADD - Decimal addition with carry
67 /// TODO Nothing generates a node of this type yet.
72 class MSP430Subtarget
;
73 class MSP430TargetLowering
: public TargetLowering
{
75 explicit MSP430TargetLowering(const TargetMachine
&TM
,
76 const MSP430Subtarget
&STI
);
78 MVT
getScalarShiftAmountTy(const DataLayout
&, EVT
) const override
{
82 /// LowerOperation - Provide custom lowering hooks for some operations.
83 SDValue
LowerOperation(SDValue Op
, SelectionDAG
&DAG
) const override
;
85 /// getTargetNodeName - This method returns the name of a target specific
87 const char *getTargetNodeName(unsigned Opcode
) const override
;
89 SDValue
LowerShifts(SDValue Op
, SelectionDAG
&DAG
) const;
90 SDValue
LowerGlobalAddress(SDValue Op
, SelectionDAG
&DAG
) const;
91 SDValue
LowerBlockAddress(SDValue Op
, SelectionDAG
&DAG
) const;
92 SDValue
LowerExternalSymbol(SDValue Op
, SelectionDAG
&DAG
) const;
93 SDValue
LowerBR_CC(SDValue Op
, SelectionDAG
&DAG
) const;
94 SDValue
LowerSETCC(SDValue Op
, SelectionDAG
&DAG
) const;
95 SDValue
LowerSELECT_CC(SDValue Op
, SelectionDAG
&DAG
) const;
96 SDValue
LowerSIGN_EXTEND(SDValue Op
, SelectionDAG
&DAG
) const;
97 SDValue
LowerRETURNADDR(SDValue Op
, SelectionDAG
&DAG
) const;
98 SDValue
LowerFRAMEADDR(SDValue Op
, SelectionDAG
&DAG
) const;
99 SDValue
LowerVASTART(SDValue Op
, SelectionDAG
&DAG
) const;
100 SDValue
LowerJumpTable(SDValue Op
, SelectionDAG
&DAG
) const;
101 SDValue
getReturnAddressFrameIndex(SelectionDAG
&DAG
) const;
103 TargetLowering::ConstraintType
104 getConstraintType(StringRef Constraint
) const override
;
105 std::pair
<unsigned, const TargetRegisterClass
*>
106 getRegForInlineAsmConstraint(const TargetRegisterInfo
*TRI
,
107 StringRef Constraint
, MVT VT
) const override
;
109 /// isTruncateFree - Return true if it's free to truncate a value of type
110 /// Ty1 to type Ty2. e.g. On msp430 it's free to truncate a i16 value in
111 /// register R15W to i8 by referencing its sub-register R15B.
112 bool isTruncateFree(Type
*Ty1
, Type
*Ty2
) const override
;
113 bool isTruncateFree(EVT VT1
, EVT VT2
) const override
;
115 /// isZExtFree - Return true if any actual instruction that defines a value
116 /// of type Ty1 implicit zero-extends the value to Ty2 in the result
117 /// register. This does not necessarily include registers defined in unknown
118 /// ways, such as incoming arguments, or copies from unknown virtual
119 /// registers. Also, if isTruncateFree(Ty2, Ty1) is true, this does not
120 /// necessarily apply to truncate instructions. e.g. on msp430, all
121 /// instructions that define 8-bit values implicit zero-extend the result
123 bool isZExtFree(Type
*Ty1
, Type
*Ty2
) const override
;
124 bool isZExtFree(EVT VT1
, EVT VT2
) const override
;
125 bool isZExtFree(SDValue Val
, EVT VT2
) const override
;
128 EmitInstrWithCustomInserter(MachineInstr
&MI
,
129 MachineBasicBlock
*BB
) const override
;
130 MachineBasicBlock
*EmitShiftInstr(MachineInstr
&MI
,
131 MachineBasicBlock
*BB
) const;
134 SDValue
LowerCCCCallTo(SDValue Chain
, SDValue Callee
,
135 CallingConv::ID CallConv
, bool isVarArg
,
137 const SmallVectorImpl
<ISD::OutputArg
> &Outs
,
138 const SmallVectorImpl
<SDValue
> &OutVals
,
139 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
140 const SDLoc
&dl
, SelectionDAG
&DAG
,
141 SmallVectorImpl
<SDValue
> &InVals
) const;
143 SDValue
LowerCCCArguments(SDValue Chain
, CallingConv::ID CallConv
,
145 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
146 const SDLoc
&dl
, SelectionDAG
&DAG
,
147 SmallVectorImpl
<SDValue
> &InVals
) const;
149 SDValue
LowerCallResult(SDValue Chain
, SDValue InFlag
,
150 CallingConv::ID CallConv
, bool isVarArg
,
151 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
152 const SDLoc
&dl
, SelectionDAG
&DAG
,
153 SmallVectorImpl
<SDValue
> &InVals
) const;
156 LowerFormalArguments(SDValue Chain
, CallingConv::ID CallConv
, bool isVarArg
,
157 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
158 const SDLoc
&dl
, SelectionDAG
&DAG
,
159 SmallVectorImpl
<SDValue
> &InVals
) const override
;
161 LowerCall(TargetLowering::CallLoweringInfo
&CLI
,
162 SmallVectorImpl
<SDValue
> &InVals
) const override
;
164 bool CanLowerReturn(CallingConv::ID CallConv
,
167 const SmallVectorImpl
<ISD::OutputArg
> &Outs
,
168 LLVMContext
&Context
) const override
;
170 SDValue
LowerReturn(SDValue Chain
, CallingConv::ID CallConv
, bool isVarArg
,
171 const SmallVectorImpl
<ISD::OutputArg
> &Outs
,
172 const SmallVectorImpl
<SDValue
> &OutVals
,
173 const SDLoc
&dl
, SelectionDAG
&DAG
) const override
;
175 bool getPostIndexedAddressParts(SDNode
*N
, SDNode
*Op
,
178 ISD::MemIndexedMode
&AM
,
179 SelectionDAG
&DAG
) const override
;