[AMDGPU] Check for immediate SrcC in mfma in AsmParser
[llvm-core.git] / lib / Target / X86 / X86RegisterBankInfo.h
blobc1f3001c618064259c1fc21b162d4eb6c81c21af
1 //===- X86RegisterBankInfo ---------------------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file declares the targeting of the RegisterBankInfo class for X86.
10 /// \todo This should be generated by TableGen.
11 //===----------------------------------------------------------------------===//
13 #ifndef LLVM_LIB_TARGET_X86_X86REGISTERBANKINFO_H
14 #define LLVM_LIB_TARGET_X86_X86REGISTERBANKINFO_H
16 #include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
18 #define GET_REGBANK_DECLARATIONS
19 #include "X86GenRegisterBank.inc"
21 namespace llvm {
23 class LLT;
25 class X86GenRegisterBankInfo : public RegisterBankInfo {
26 protected:
27 #define GET_TARGET_REGBANK_CLASS
28 #include "X86GenRegisterBank.inc"
29 #define GET_TARGET_REGBANK_INFO_CLASS
30 #include "X86GenRegisterBankInfo.def"
32 static RegisterBankInfo::PartialMapping PartMappings[];
33 static RegisterBankInfo::ValueMapping ValMappings[];
35 static PartialMappingIdx getPartialMappingIdx(const LLT &Ty, bool isFP);
36 static const RegisterBankInfo::ValueMapping *
37 getValueMapping(PartialMappingIdx Idx, unsigned NumOperands);
40 class TargetRegisterInfo;
42 /// This class provides the information for the target register banks.
43 class X86RegisterBankInfo final : public X86GenRegisterBankInfo {
44 private:
45 /// Get an instruction mapping.
46 /// \return An InstructionMappings with a statically allocated
47 /// OperandsMapping.
48 const InstructionMapping &getSameOperandsMapping(const MachineInstr &MI,
49 bool isFP) const;
51 /// Track the bank of each instruction operand(register)
52 static void
53 getInstrPartialMappingIdxs(const MachineInstr &MI,
54 const MachineRegisterInfo &MRI, const bool isFP,
55 SmallVectorImpl<PartialMappingIdx> &OpRegBankIdx);
57 /// Construct the instruction ValueMapping from PartialMappingIdxs
58 /// \return true if mapping succeeded.
59 static bool
60 getInstrValueMapping(const MachineInstr &MI,
61 const SmallVectorImpl<PartialMappingIdx> &OpRegBankIdx,
62 SmallVectorImpl<const ValueMapping *> &OpdsMapping);
64 public:
65 X86RegisterBankInfo(const TargetRegisterInfo &TRI);
67 const RegisterBank &
68 getRegBankFromRegClass(const TargetRegisterClass &RC) const override;
70 InstructionMappings
71 getInstrAlternativeMappings(const MachineInstr &MI) const override;
73 /// See RegisterBankInfo::applyMapping.
74 void applyMappingImpl(const OperandsMapper &OpdMapper) const override;
76 const InstructionMapping &
77 getInstrMapping(const MachineInstr &MI) const override;
80 } // namespace llvm
81 #endif