[ARM] Better OR's for MVE compares
[llvm-core.git] / test / MC / AArch64 / SVE / uqdech-diagnostics.s
bloba4e0a24c9d7616da75d91c6c84c21083c21db941
1 // RUN: not llvm-mc -triple=aarch64 -show-encoding -mattr=+sve 2>&1 < %s| FileCheck %s
3 // ------------------------------------------------------------------------- //
4 // Invalid result register
6 uqdech wsp
7 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
8 // CHECK-NEXT: uqdech wsp
9 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
11 uqdech sp
12 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
13 // CHECK-NEXT: uqdech sp
14 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
16 uqdech z0.s
17 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width
18 // CHECK-NEXT: uqdech z0.s
19 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
22 // ------------------------------------------------------------------------- //
23 // Operands not matching up (unsigned dec only has one register operand)
25 uqdech x0, w0
26 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
27 // CHECK-NEXT: uqdech x0, w0
28 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
30 uqdech w0, w0
31 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
32 // CHECK-NEXT: uqdech w0, w0
33 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
35 uqdech x0, x0
36 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
37 // CHECK-NEXT: uqdech x0, x0
38 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
41 // ------------------------------------------------------------------------- //
42 // Immediate not compatible with encode/decode function.
44 uqdech x0, all, mul #-1
45 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [1, 16]
46 // CHECK-NEXT: uqdech x0, all, mul #-1
47 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
49 uqdech x0, all, mul #0
50 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [1, 16]
51 // CHECK-NEXT: uqdech x0, all, mul #0
52 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
54 uqdech x0, all, mul #17
55 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [1, 16]
56 // CHECK-NEXT: uqdech x0, all, mul #17
57 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
60 // ------------------------------------------------------------------------- //
61 // Invalid predicate patterns
63 uqdech x0, vl512
64 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
65 // CHECK-NEXT: uqdech x0, vl512
66 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
68 uqdech x0, vl9
69 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
70 // CHECK-NEXT: uqdech x0, vl9
71 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
73 uqdech x0, #-1
74 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid predicate pattern
75 // CHECK-NEXT: uqdech x0, #-1
76 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
78 uqdech x0, #32
79 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid predicate pattern
80 // CHECK-NEXT: uqdech x0, #32
81 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
84 // --------------------------------------------------------------------------//
85 // Negative tests for instructions that are incompatible with movprfx
87 movprfx z0.h, p0/z, z7.h
88 uqdech z0.h
89 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a predicated movprfx, suggest using unpredicated movprfx
90 // CHECK-NEXT: uqdech z0.h
91 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
93 movprfx z0.h, p0/z, z7.h
94 uqdech z0.h, pow2, mul #16
95 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a predicated movprfx, suggest using unpredicated movprfx
96 // CHECK-NEXT: uqdech z0.h, pow2, mul #16
97 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
99 movprfx z0.h, p0/z, z7.h
100 uqdech z0.h, pow2
101 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a predicated movprfx, suggest using unpredicated movprfx
102 // CHECK-NEXT: uqdech z0.h, pow2
103 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: