[ARM] Better OR's for MVE compares
[llvm-core.git] / test / MC / Mips / macro-sge64.s
blob7875baf01288eacea344c45e659b183eb7e96ec0
1 # RUN: not llvm-mc -arch=mips -mcpu=mips1 < %s 2>&1 \
2 # RUN: | FileCheck --check-prefix=MIPS32 %s
3 # RUN: llvm-mc -arch=mips -show-encoding -mcpu=mips64 < %s \
4 # RUN: | FileCheck --check-prefix=MIPS64 %s
6 sge $4, $5, 0x100000000
7 # MIPS32: :[[@LINE-1]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
8 # MIPS64: ori $4, $zero, 32768 # encoding: [0x34,0x04,0x80,0x00]
9 # MIPS64: dsll $4, $4, 17 # encoding: [0x00,0x04,0x24,0x78]
10 # MIPS64: slt $4, $5, $4 # encoding: [0x00,0xa4,0x20,0x2a]
11 # MIPS64: xori $4, $4, 1 # encoding: [0x38,0x84,0x00,0x01]
12 sgeu $4, $5, 0x100000000
13 # MIPS32: :[[@LINE-1]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
14 # MIPS64: ori $4, $zero, 32768 # encoding: [0x34,0x04,0x80,0x00]
15 # MIPS64: dsll $4, $4, 17 # encoding: [0x00,0x04,0x24,0x78]
16 # MIPS64: sltu $4, $5, $4 # encoding: [0x00,0xa4,0x20,0x2b]
17 # MIPS64: xori $4, $4, 1 # encoding: [0x38,0x84,0x00,0x01]
18 sge $4, 0x100000000
19 # MIPS32: :[[@LINE-1]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
20 # MIPS64: ori $1, $zero, 32768 # encoding: [0x34,0x01,0x80,0x00]
21 # MIPS64: dsll $1, $1, 17 # encoding: [0x00,0x01,0x0c,0x78]
22 # MIPS64: slt $4, $4, $1 # encoding: [0x00,0x81,0x20,0x2a]
23 # MIPS64: xori $4, $4, 1 # encoding: [0x38,0x84,0x00,0x01]
24 sgeu $4, 0x100000000
25 # MIPS32: :[[@LINE-1]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
26 # MIPS64: ori $1, $zero, 32768 # encoding: [0x34,0x01,0x80,0x00]
27 # MIPS64: dsll $1, $1, 17 # encoding: [0x00,0x01,0x0c,0x78]
28 # MIPS64: sltu $4, $4, $1 # encoding: [0x00,0x81,0x20,0x2b]
29 # MIPS64: xori $4, $4, 1 # encoding: [0x38,0x84,0x00,0x01]