1 ; Test the MSA floating-point conversion intrinsics that are encoded with the
2 ; 3RF instruction format.
4 ; RUN: llc -march=mips -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
5 ; RUN: llc -march=mipsel -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
7 @llvm_mips_fexdo_h_ARG1 = global <4 x float> <float 0.000000e+00, float 1.000000e+00, float 2.000000e+00, float 3.000000e+00>, align 16
8 @llvm_mips_fexdo_h_ARG2 = global <4 x float> <float 4.000000e+00, float 5.000000e+00, float 6.000000e+00, float 7.000000e+00>, align 16
9 @llvm_mips_fexdo_h_RES = global <8 x half> <half 0.000000e+00, half 0.000000e+00, half 0.000000e+00, half 0.000000e+00, half 0.000000e+00, half 0.000000e+00, half 0.000000e+00, half 0.000000e+00>, align 16
11 define void @llvm_mips_fexdo_h_test() nounwind {
13 %0 = load <4 x float>, <4 x float>* @llvm_mips_fexdo_h_ARG1
14 %1 = load <4 x float>, <4 x float>* @llvm_mips_fexdo_h_ARG2
15 %2 = tail call <8 x half> @llvm.mips.fexdo.h(<4 x float> %0, <4 x float> %1)
16 store <8 x half> %2, <8 x half>* @llvm_mips_fexdo_h_RES
20 declare <8 x half> @llvm.mips.fexdo.h(<4 x float>, <4 x float>) nounwind
22 ; CHECK: llvm_mips_fexdo_h_test:
27 ; CHECK: .size llvm_mips_fexdo_h_test
29 @llvm_mips_fexdo_w_ARG1 = global <2 x double> <double 0.000000e+00, double 1.000000e+00>, align 16
30 @llvm_mips_fexdo_w_ARG2 = global <2 x double> <double 2.000000e+00, double 3.000000e+00>, align 16
31 @llvm_mips_fexdo_w_RES = global <4 x float> <float 0.000000e+00, float 0.000000e+00, float 0.000000e+00, float 0.000000e+00>, align 16
33 define void @llvm_mips_fexdo_w_test() nounwind {
35 %0 = load <2 x double>, <2 x double>* @llvm_mips_fexdo_w_ARG1
36 %1 = load <2 x double>, <2 x double>* @llvm_mips_fexdo_w_ARG2
37 %2 = tail call <4 x float> @llvm.mips.fexdo.w(<2 x double> %0, <2 x double> %1)
38 store <4 x float> %2, <4 x float>* @llvm_mips_fexdo_w_RES
42 declare <4 x float> @llvm.mips.fexdo.w(<2 x double>, <2 x double>) nounwind
44 ; CHECK: llvm_mips_fexdo_w_test:
49 ; CHECK: .size llvm_mips_fexdo_w_test