1 ; Test the MSA fixed-point intrinsics that are encoded with the 3RF instruction
4 ; RUN: llc -march=mips -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
5 ; RUN: llc -march=mipsel -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
7 @llvm_mips_mul_q_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
8 @llvm_mips_mul_q_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
9 @llvm_mips_mul_q_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
11 define void @llvm_mips_mul_q_h_test() nounwind {
13 %0 = load <8 x i16>, <8 x i16>* @llvm_mips_mul_q_h_ARG1
14 %1 = load <8 x i16>, <8 x i16>* @llvm_mips_mul_q_h_ARG2
15 %2 = tail call <8 x i16> @llvm.mips.mul.q.h(<8 x i16> %0, <8 x i16> %1)
16 store <8 x i16> %2, <8 x i16>* @llvm_mips_mul_q_h_RES
20 declare <8 x i16> @llvm.mips.mul.q.h(<8 x i16>, <8 x i16>) nounwind
22 ; CHECK: llvm_mips_mul_q_h_test:
27 ; CHECK: .size llvm_mips_mul_q_h_test
29 @llvm_mips_mul_q_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
30 @llvm_mips_mul_q_w_ARG2 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
31 @llvm_mips_mul_q_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
33 define void @llvm_mips_mul_q_w_test() nounwind {
35 %0 = load <4 x i32>, <4 x i32>* @llvm_mips_mul_q_w_ARG1
36 %1 = load <4 x i32>, <4 x i32>* @llvm_mips_mul_q_w_ARG2
37 %2 = tail call <4 x i32> @llvm.mips.mul.q.w(<4 x i32> %0, <4 x i32> %1)
38 store <4 x i32> %2, <4 x i32>* @llvm_mips_mul_q_w_RES
42 declare <4 x i32> @llvm.mips.mul.q.w(<4 x i32>, <4 x i32>) nounwind
44 ; CHECK: llvm_mips_mul_q_w_test:
49 ; CHECK: .size llvm_mips_mul_q_w_test
51 @llvm_mips_mulr_q_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
52 @llvm_mips_mulr_q_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
53 @llvm_mips_mulr_q_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
55 define void @llvm_mips_mulr_q_h_test() nounwind {
57 %0 = load <8 x i16>, <8 x i16>* @llvm_mips_mulr_q_h_ARG1
58 %1 = load <8 x i16>, <8 x i16>* @llvm_mips_mulr_q_h_ARG2
59 %2 = tail call <8 x i16> @llvm.mips.mulr.q.h(<8 x i16> %0, <8 x i16> %1)
60 store <8 x i16> %2, <8 x i16>* @llvm_mips_mulr_q_h_RES
64 declare <8 x i16> @llvm.mips.mulr.q.h(<8 x i16>, <8 x i16>) nounwind
66 ; CHECK: llvm_mips_mulr_q_h_test:
71 ; CHECK: .size llvm_mips_mulr_q_h_test
73 @llvm_mips_mulr_q_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
74 @llvm_mips_mulr_q_w_ARG2 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
75 @llvm_mips_mulr_q_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
77 define void @llvm_mips_mulr_q_w_test() nounwind {
79 %0 = load <4 x i32>, <4 x i32>* @llvm_mips_mulr_q_w_ARG1
80 %1 = load <4 x i32>, <4 x i32>* @llvm_mips_mulr_q_w_ARG2
81 %2 = tail call <4 x i32> @llvm.mips.mulr.q.w(<4 x i32> %0, <4 x i32> %1)
82 store <4 x i32> %2, <4 x i32>* @llvm_mips_mulr_q_w_RES
86 declare <4 x i32> @llvm.mips.mulr.q.w(<4 x i32>, <4 x i32>) nounwind
88 ; CHECK: llvm_mips_mulr_q_w_test:
93 ; CHECK: .size llvm_mips_mulr_q_w_test