1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lasx < %s | FileCheck %s
4 declare <32 x i8> @llvm.loongarch.lasx.xvsran.b.h(<16 x i16>, <16 x i16>)
6 define <32 x i8> @lasx_xvsran_b_h(<16 x i16> %va, <16 x i16> %vb) nounwind {
7 ; CHECK-LABEL: lasx_xvsran_b_h:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: xvsran.b.h $xr0, $xr0, $xr1
12 %res = call <32 x i8> @llvm.loongarch.lasx.xvsran.b.h(<16 x i16> %va, <16 x i16> %vb)
16 declare <16 x i16> @llvm.loongarch.lasx.xvsran.h.w(<8 x i32>, <8 x i32>)
18 define <16 x i16> @lasx_xvsran_h_w(<8 x i32> %va, <8 x i32> %vb) nounwind {
19 ; CHECK-LABEL: lasx_xvsran_h_w:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: xvsran.h.w $xr0, $xr0, $xr1
24 %res = call <16 x i16> @llvm.loongarch.lasx.xvsran.h.w(<8 x i32> %va, <8 x i32> %vb)
28 declare <8 x i32> @llvm.loongarch.lasx.xvsran.w.d(<4 x i64>, <4 x i64>)
30 define <8 x i32> @lasx_xvsran_w_d(<4 x i64> %va, <4 x i64> %vb) nounwind {
31 ; CHECK-LABEL: lasx_xvsran_w_d:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: xvsran.w.d $xr0, $xr0, $xr1
36 %res = call <8 x i32> @llvm.loongarch.lasx.xvsran.w.d(<4 x i64> %va, <4 x i64> %vb)