1 # NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
2 # RUN: llc -O0 -mtriple=mipsel-linux-gnu -mcpu=mips32r5 -mattr=msa,+fp64 -mattr=nan2008 -run-pass=regbankselect -verify-machineinstrs %s -o - | FileCheck %s -check-prefixes=P5600
5 define void @load_store_v16i8(ptr %a, ptr %b) { entry: ret void }
6 define void @load_store_v8i16(ptr %a, ptr %b) { entry: ret void }
7 define void @load_store_v4i32(ptr %a, ptr %b) { entry: ret void }
8 define void @load_store_v2i64(ptr %a, ptr %b) { entry: ret void }
9 define void @load_store_v4f32(ptr %a, ptr %b) { entry: ret void }
10 define void @load_store_v2f64(ptr %a, ptr %b) { entry: ret void }
14 name: load_store_v16i8
17 tracksRegLiveness: true
22 ; P5600-LABEL: name: load_store_v16i8
23 ; P5600: liveins: $a0, $a1
24 ; P5600: [[COPY:%[0-9]+]]:gprb(p0) = COPY $a0
25 ; P5600: [[COPY1:%[0-9]+]]:gprb(p0) = COPY $a1
26 ; P5600: [[LOAD:%[0-9]+]]:fprb(<16 x s8>) = G_LOAD [[COPY1]](p0) :: (load (<16 x s8>) from %ir.b)
27 ; P5600: G_STORE [[LOAD]](<16 x s8>), [[COPY]](p0) :: (store (<16 x s8>) into %ir.a)
31 %2:_(<16 x s8>) = G_LOAD %1(p0) :: (load (<16 x s8>) from %ir.b)
32 G_STORE %2(<16 x s8>), %0(p0) :: (store (<16 x s8>) into %ir.a)
37 name: load_store_v8i16
40 tracksRegLiveness: true
45 ; P5600-LABEL: name: load_store_v8i16
46 ; P5600: liveins: $a0, $a1
47 ; P5600: [[COPY:%[0-9]+]]:gprb(p0) = COPY $a0
48 ; P5600: [[COPY1:%[0-9]+]]:gprb(p0) = COPY $a1
49 ; P5600: [[LOAD:%[0-9]+]]:fprb(<8 x s16>) = G_LOAD [[COPY1]](p0) :: (load (<8 x s16>) from %ir.b)
50 ; P5600: G_STORE [[LOAD]](<8 x s16>), [[COPY]](p0) :: (store (<8 x s16>) into %ir.a)
54 %2:_(<8 x s16>) = G_LOAD %1(p0) :: (load (<8 x s16>) from %ir.b)
55 G_STORE %2(<8 x s16>), %0(p0) :: (store (<8 x s16>) into %ir.a)
60 name: load_store_v4i32
63 tracksRegLiveness: true
68 ; P5600-LABEL: name: load_store_v4i32
69 ; P5600: liveins: $a0, $a1
70 ; P5600: [[COPY:%[0-9]+]]:gprb(p0) = COPY $a0
71 ; P5600: [[COPY1:%[0-9]+]]:gprb(p0) = COPY $a1
72 ; P5600: [[LOAD:%[0-9]+]]:fprb(<4 x s32>) = G_LOAD [[COPY1]](p0) :: (load (<4 x s32>) from %ir.b)
73 ; P5600: G_STORE [[LOAD]](<4 x s32>), [[COPY]](p0) :: (store (<4 x s32>) into %ir.a)
77 %2:_(<4 x s32>) = G_LOAD %1(p0) :: (load (<4 x s32>) from %ir.b)
78 G_STORE %2(<4 x s32>), %0(p0) :: (store (<4 x s32>) into %ir.a)
83 name: load_store_v2i64
86 tracksRegLiveness: true
91 ; P5600-LABEL: name: load_store_v2i64
92 ; P5600: liveins: $a0, $a1
93 ; P5600: [[COPY:%[0-9]+]]:gprb(p0) = COPY $a0
94 ; P5600: [[COPY1:%[0-9]+]]:gprb(p0) = COPY $a1
95 ; P5600: [[LOAD:%[0-9]+]]:fprb(<2 x s64>) = G_LOAD [[COPY1]](p0) :: (load (<2 x s64>) from %ir.b)
96 ; P5600: G_STORE [[LOAD]](<2 x s64>), [[COPY]](p0) :: (store (<2 x s64>) into %ir.a)
100 %2:_(<2 x s64>) = G_LOAD %1(p0) :: (load (<2 x s64>) from %ir.b)
101 G_STORE %2(<2 x s64>), %0(p0) :: (store (<2 x s64>) into %ir.a)
106 name: load_store_v4f32
109 tracksRegLiveness: true
114 ; P5600-LABEL: name: load_store_v4f32
115 ; P5600: liveins: $a0, $a1
116 ; P5600: [[COPY:%[0-9]+]]:gprb(p0) = COPY $a0
117 ; P5600: [[COPY1:%[0-9]+]]:gprb(p0) = COPY $a1
118 ; P5600: [[LOAD:%[0-9]+]]:fprb(<4 x s32>) = G_LOAD [[COPY1]](p0) :: (load (<4 x s32>) from %ir.b)
119 ; P5600: G_STORE [[LOAD]](<4 x s32>), [[COPY]](p0) :: (store (<4 x s32>) into %ir.a)
123 %2:_(<4 x s32>) = G_LOAD %1(p0) :: (load (<4 x s32>) from %ir.b)
124 G_STORE %2(<4 x s32>), %0(p0) :: (store (<4 x s32>) into %ir.a)
129 name: load_store_v2f64
132 tracksRegLiveness: true
137 ; P5600-LABEL: name: load_store_v2f64
138 ; P5600: liveins: $a0, $a1
139 ; P5600: [[COPY:%[0-9]+]]:gprb(p0) = COPY $a0
140 ; P5600: [[COPY1:%[0-9]+]]:gprb(p0) = COPY $a1
141 ; P5600: [[LOAD:%[0-9]+]]:fprb(<2 x s64>) = G_LOAD [[COPY1]](p0) :: (load (<2 x s64>) from %ir.b)
142 ; P5600: G_STORE [[LOAD]](<2 x s64>), [[COPY]](p0) :: (store (<2 x s64>) into %ir.a)
146 %2:_(<2 x s64>) = G_LOAD %1(p0) :: (load (<2 x s64>) from %ir.b)
147 G_STORE %2(<2 x s64>), %0(p0) :: (store (<2 x s64>) into %ir.a)