1 # NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py UTC_ARGS: --version 3
2 # RUN: llc -mtriple=riscv32 -mattr=+zfh -run-pass=regbankselect -verify-machineinstrs %s -o - \
12 ; CHECK-LABEL: name: is_fpclass_f16
13 ; CHECK: liveins: $f10_h
15 ; CHECK-NEXT: [[COPY:%[0-9]+]]:fprb(s16) = COPY $f10_h
16 ; CHECK-NEXT: [[C:%[0-9]+]]:gprb(s32) = G_CONSTANT i32 152
17 ; CHECK-NEXT: [[C1:%[0-9]+]]:gprb(s32) = G_CONSTANT i32 0
18 ; CHECK-NEXT: [[FCLASS:%[0-9]+]]:gprb(s32) = G_FCLASS [[COPY]](s16)
19 ; CHECK-NEXT: [[AND:%[0-9]+]]:gprb(s32) = G_AND [[FCLASS]], [[C]]
20 ; CHECK-NEXT: [[ICMP:%[0-9]+]]:gprb(s32) = G_ICMP intpred(ne), [[AND]](s32), [[C1]]
21 ; CHECK-NEXT: $x10 = COPY [[ICMP]](s32)
22 ; CHECK-NEXT: PseudoRET implicit $x10
23 %0:_(s16) = COPY $f10_h
24 %3:_(s32) = G_CONSTANT i32 152
25 %4:_(s32) = G_CONSTANT i32 0
26 %5:_(s32) = G_FCLASS %0(s16)
27 %6:_(s32) = G_AND %5, %3
28 %7:_(s32) = G_ICMP intpred(ne), %6(s32), %4
30 PseudoRET implicit $x10